xref: /openbmc/u-boot/arch/x86/lib/i8259.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2da3fe247SBin Meng /*
3da3fe247SBin Meng  * (C) Copyright 2009
4da3fe247SBin Meng  * Graeme Russ, <graeme.russ@gmail.com>
5da3fe247SBin Meng  *
6da3fe247SBin Meng  * (C) Copyright 2002
7da3fe247SBin Meng  * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se>
8da3fe247SBin Meng  */
9da3fe247SBin Meng 
10da3fe247SBin Meng /*
11da3fe247SBin Meng  * This file provides the interrupt handling functionality for systems
12da3fe247SBin Meng  * based on the standard PC/AT architecture using two cascaded i8259
13da3fe247SBin Meng  * Programmable Interrupt Controllers.
14da3fe247SBin Meng  */
15da3fe247SBin Meng 
16da3fe247SBin Meng #include <common.h>
17da3fe247SBin Meng #include <asm/io.h>
18da3fe247SBin Meng #include <asm/i8259.h>
19da3fe247SBin Meng #include <asm/ibmpc.h>
20da3fe247SBin Meng #include <asm/interrupt.h>
21da3fe247SBin Meng 
i8259_init(void)22da3fe247SBin Meng int i8259_init(void)
23da3fe247SBin Meng {
24da3fe247SBin Meng 	u8 i;
25da3fe247SBin Meng 
26da3fe247SBin Meng 	/* Mask all interrupts */
27da3fe247SBin Meng 	outb(0xff, MASTER_PIC + IMR);
28da3fe247SBin Meng 	outb(0xff, SLAVE_PIC + IMR);
29da3fe247SBin Meng 
30da3fe247SBin Meng 	/*
31da3fe247SBin Meng 	 * Master PIC
32da3fe247SBin Meng 	 * Place master PIC interrupts at INT20
33da3fe247SBin Meng 	 */
34da3fe247SBin Meng 	outb(ICW1_SEL | ICW1_EICW4, MASTER_PIC + ICW1);
35da3fe247SBin Meng 	outb(0x20, MASTER_PIC + ICW2);
36da3fe247SBin Meng 	outb(IR2, MASTER_PIC + ICW3);
37da3fe247SBin Meng 	outb(ICW4_PM, MASTER_PIC + ICW4);
38da3fe247SBin Meng 
39da3fe247SBin Meng 	for (i = 0; i < 8; i++)
40da3fe247SBin Meng 		outb(OCW2_SEOI | i, MASTER_PIC + OCW2);
41da3fe247SBin Meng 
42da3fe247SBin Meng 	/*
43da3fe247SBin Meng 	 * Slave PIC
44da3fe247SBin Meng 	 * Place slave PIC interrupts at INT28
45da3fe247SBin Meng 	 */
46da3fe247SBin Meng 	outb(ICW1_SEL | ICW1_EICW4, SLAVE_PIC + ICW1);
47da3fe247SBin Meng 	outb(0x28, SLAVE_PIC + ICW2);
48da3fe247SBin Meng 	outb(0x02, SLAVE_PIC + ICW3);
49da3fe247SBin Meng 	outb(ICW4_PM, SLAVE_PIC + ICW4);
50da3fe247SBin Meng 
51da3fe247SBin Meng 	for (i = 0; i < 8; i++)
52da3fe247SBin Meng 		outb(OCW2_SEOI | i, SLAVE_PIC + OCW2);
53da3fe247SBin Meng 
54da3fe247SBin Meng 	/*
55da3fe247SBin Meng 	 * Enable cascaded interrupts by unmasking the cascade IRQ pin of
56da3fe247SBin Meng 	 * the master PIC
57da3fe247SBin Meng 	 */
58da3fe247SBin Meng 	unmask_irq(2);
59da3fe247SBin Meng 
60da3fe247SBin Meng 	/* Interrupt 9 should be level triggered (SCI). The OS might do this */
61da3fe247SBin Meng 	configure_irq_trigger(9, true);
62da3fe247SBin Meng 
63da3fe247SBin Meng 	return 0;
64da3fe247SBin Meng }
65da3fe247SBin Meng 
mask_irq(int irq)66da3fe247SBin Meng void mask_irq(int irq)
67da3fe247SBin Meng {
68da3fe247SBin Meng 	int imr_port;
69da3fe247SBin Meng 
70da3fe247SBin Meng 	if (irq >= SYS_NUM_IRQS)
71da3fe247SBin Meng 		return;
72da3fe247SBin Meng 
73da3fe247SBin Meng 	if (irq > 7)
74da3fe247SBin Meng 		imr_port = SLAVE_PIC + IMR;
75da3fe247SBin Meng 	else
76da3fe247SBin Meng 		imr_port = MASTER_PIC + IMR;
77da3fe247SBin Meng 
78da3fe247SBin Meng 	outb(inb(imr_port) | (1 << (irq & 7)), imr_port);
79da3fe247SBin Meng }
80da3fe247SBin Meng 
unmask_irq(int irq)81da3fe247SBin Meng void unmask_irq(int irq)
82da3fe247SBin Meng {
83da3fe247SBin Meng 	int imr_port;
84da3fe247SBin Meng 
85da3fe247SBin Meng 	if (irq >= SYS_NUM_IRQS)
86da3fe247SBin Meng 		return;
87da3fe247SBin Meng 
88da3fe247SBin Meng 	if (irq > 7)
89da3fe247SBin Meng 		imr_port = SLAVE_PIC + IMR;
90da3fe247SBin Meng 	else
91da3fe247SBin Meng 		imr_port = MASTER_PIC + IMR;
92da3fe247SBin Meng 
93da3fe247SBin Meng 	outb(inb(imr_port) & ~(1 << (irq & 7)), imr_port);
94da3fe247SBin Meng }
95da3fe247SBin Meng 
specific_eoi(int irq)96da3fe247SBin Meng void specific_eoi(int irq)
97da3fe247SBin Meng {
98da3fe247SBin Meng 	if (irq >= SYS_NUM_IRQS)
99da3fe247SBin Meng 		return;
100da3fe247SBin Meng 
101da3fe247SBin Meng 	if (irq > 7) {
102da3fe247SBin Meng 		/*
103da3fe247SBin Meng 		 *  IRQ is on the slave - Issue a corresponding EOI to the
104da3fe247SBin Meng 		 *  slave PIC and an EOI for IRQ2 (the cascade interrupt)
105da3fe247SBin Meng 		 *  on the master PIC
106da3fe247SBin Meng 		 */
107da3fe247SBin Meng 		outb(OCW2_SEOI | (irq & 7), SLAVE_PIC + OCW2);
108da3fe247SBin Meng 		irq = SEOI_IR2;
109da3fe247SBin Meng 	}
110da3fe247SBin Meng 
111da3fe247SBin Meng 	outb(OCW2_SEOI | irq, MASTER_PIC + OCW2);
112da3fe247SBin Meng }
113da3fe247SBin Meng 
configure_irq_trigger(int int_num,bool is_level_triggered)114da3fe247SBin Meng void configure_irq_trigger(int int_num, bool is_level_triggered)
115da3fe247SBin Meng {
116da3fe247SBin Meng 	u16 int_bits = inb(ELCR1) | (((u16)inb(ELCR2)) << 8);
117da3fe247SBin Meng 
118da3fe247SBin Meng 	debug("%s: current interrupts are 0x%x\n", __func__, int_bits);
119da3fe247SBin Meng 	if (is_level_triggered)
120da3fe247SBin Meng 		int_bits |= (1 << int_num);
121da3fe247SBin Meng 	else
122da3fe247SBin Meng 		int_bits &= ~(1 << int_num);
123da3fe247SBin Meng 
124da3fe247SBin Meng 	/* Write new values */
125da3fe247SBin Meng 	debug("%s: try to set interrupts 0x%x\n", __func__, int_bits);
126da3fe247SBin Meng 	outb((u8)(int_bits & 0xff), ELCR1);
127da3fe247SBin Meng 	outb((u8)(int_bits >> 8), ELCR2);
128da3fe247SBin Meng }
129