1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
25df91f1cSBin Meng /*
35df91f1cSBin Meng * Copyright (C) 2017, Bin Meng <bmeng.cn@gmail.com>
45df91f1cSBin Meng */
55df91f1cSBin Meng
65df91f1cSBin Meng #include <common.h>
75df91f1cSBin Meng #include <dm.h>
85df91f1cSBin Meng #include <vbe.h>
95df91f1cSBin Meng #include <video.h>
105df91f1cSBin Meng #include <asm/fsp/fsp_support.h>
115df91f1cSBin Meng
125df91f1cSBin Meng DECLARE_GLOBAL_DATA_PTR;
135df91f1cSBin Meng
145df91f1cSBin Meng struct pixel {
155df91f1cSBin Meng u8 pos;
165df91f1cSBin Meng u8 size;
175df91f1cSBin Meng };
185df91f1cSBin Meng
195df91f1cSBin Meng static const struct fsp_framebuffer {
205df91f1cSBin Meng struct pixel red;
215df91f1cSBin Meng struct pixel green;
225df91f1cSBin Meng struct pixel blue;
235df91f1cSBin Meng struct pixel rsvd;
245df91f1cSBin Meng } fsp_framebuffer_format_map[] = {
255df91f1cSBin Meng [pixel_rgbx_8bpc] = { {0, 8}, {8, 8}, {16, 8}, {24, 8} },
265df91f1cSBin Meng [pixel_bgrx_8bpc] = { {16, 8}, {8, 8}, {0, 8}, {24, 8} },
275df91f1cSBin Meng };
285df91f1cSBin Meng
save_vesa_mode(struct vesa_mode_info * vesa)295df91f1cSBin Meng static int save_vesa_mode(struct vesa_mode_info *vesa)
305df91f1cSBin Meng {
315df91f1cSBin Meng const struct hob_graphics_info *ginfo;
325df91f1cSBin Meng const struct fsp_framebuffer *fbinfo;
335df91f1cSBin Meng
345df91f1cSBin Meng ginfo = fsp_get_graphics_info(gd->arch.hob_list, NULL);
355df91f1cSBin Meng
365df91f1cSBin Meng /*
375df91f1cSBin Meng * If there is no graphics info structure, bail out and keep
385df91f1cSBin Meng * running on the serial console.
39dc80d3b2SBin Meng *
40dc80d3b2SBin Meng * Note: on some platforms (eg: Braswell), the FSP will not produce
41dc80d3b2SBin Meng * the graphics info HOB unless you plug some cables to the display
42dc80d3b2SBin Meng * interface (eg: HDMI) on the board.
435df91f1cSBin Meng */
445df91f1cSBin Meng if (!ginfo) {
455df91f1cSBin Meng debug("FSP graphics hand-off block not found\n");
465df91f1cSBin Meng return -ENXIO;
475df91f1cSBin Meng }
485df91f1cSBin Meng
495df91f1cSBin Meng vesa->x_resolution = ginfo->width;
505df91f1cSBin Meng vesa->y_resolution = ginfo->height;
515df91f1cSBin Meng vesa->bits_per_pixel = 32;
525df91f1cSBin Meng vesa->bytes_per_scanline = ginfo->pixels_per_scanline * 4;
535df91f1cSBin Meng vesa->phys_base_ptr = ginfo->fb_base;
545df91f1cSBin Meng
555df91f1cSBin Meng if (ginfo->pixel_format >= pixel_bitmask) {
565df91f1cSBin Meng debug("FSP set unknown framebuffer format: %d\n",
575df91f1cSBin Meng ginfo->pixel_format);
585df91f1cSBin Meng return -EINVAL;
595df91f1cSBin Meng }
605df91f1cSBin Meng fbinfo = &fsp_framebuffer_format_map[ginfo->pixel_format];
615df91f1cSBin Meng vesa->red_mask_size = fbinfo->red.size;
625df91f1cSBin Meng vesa->red_mask_pos = fbinfo->red.pos;
635df91f1cSBin Meng vesa->green_mask_size = fbinfo->green.size;
645df91f1cSBin Meng vesa->green_mask_pos = fbinfo->green.pos;
655df91f1cSBin Meng vesa->blue_mask_size = fbinfo->blue.size;
665df91f1cSBin Meng vesa->blue_mask_pos = fbinfo->blue.pos;
675df91f1cSBin Meng vesa->reserved_mask_size = fbinfo->rsvd.size;
685df91f1cSBin Meng vesa->reserved_mask_pos = fbinfo->rsvd.pos;
695df91f1cSBin Meng
705df91f1cSBin Meng return 0;
715df91f1cSBin Meng }
725df91f1cSBin Meng
fsp_video_probe(struct udevice * dev)735df91f1cSBin Meng static int fsp_video_probe(struct udevice *dev)
745df91f1cSBin Meng {
755df91f1cSBin Meng struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
765df91f1cSBin Meng struct video_priv *uc_priv = dev_get_uclass_priv(dev);
775df91f1cSBin Meng struct vesa_mode_info *vesa = &mode_info.vesa;
785df91f1cSBin Meng int ret;
795df91f1cSBin Meng
805df91f1cSBin Meng printf("Video: ");
815df91f1cSBin Meng
825df91f1cSBin Meng /* Initialize vesa_mode_info structure */
835df91f1cSBin Meng ret = save_vesa_mode(vesa);
845df91f1cSBin Meng if (ret)
855df91f1cSBin Meng goto err;
865df91f1cSBin Meng
875df91f1cSBin Meng /*
885df91f1cSBin Meng * The framebuffer base address in the FSP graphics info HOB reflects
895df91f1cSBin Meng * the value assigned by the FSP. After PCI enumeration the framebuffer
905df91f1cSBin Meng * base address may be relocated. Let's get the updated one from device.
915df91f1cSBin Meng *
925df91f1cSBin Meng * For IGD, it seems to be always on BAR2.
935df91f1cSBin Meng */
945df91f1cSBin Meng vesa->phys_base_ptr = dm_pci_read_bar32(dev, 2);
955df91f1cSBin Meng
965df91f1cSBin Meng ret = vbe_setup_video_priv(vesa, uc_priv, plat);
975df91f1cSBin Meng if (ret)
985df91f1cSBin Meng goto err;
995df91f1cSBin Meng
1005df91f1cSBin Meng printf("%dx%dx%d\n", uc_priv->xsize, uc_priv->ysize,
1015df91f1cSBin Meng vesa->bits_per_pixel);
1025df91f1cSBin Meng
1035df91f1cSBin Meng return 0;
1045df91f1cSBin Meng
1055df91f1cSBin Meng err:
1065df91f1cSBin Meng printf("No video mode configured in FSP!\n");
1075df91f1cSBin Meng return ret;
1085df91f1cSBin Meng }
1095df91f1cSBin Meng
1105df91f1cSBin Meng static const struct udevice_id fsp_video_ids[] = {
1115df91f1cSBin Meng { .compatible = "fsp-fb" },
1125df91f1cSBin Meng { }
1135df91f1cSBin Meng };
1145df91f1cSBin Meng
1155df91f1cSBin Meng U_BOOT_DRIVER(fsp_video) = {
1165df91f1cSBin Meng .name = "fsp_video",
1175df91f1cSBin Meng .id = UCLASS_VIDEO,
1185df91f1cSBin Meng .of_match = fsp_video_ids,
1195df91f1cSBin Meng .probe = fsp_video_probe,
1205df91f1cSBin Meng };
1215df91f1cSBin Meng
1225df91f1cSBin Meng static struct pci_device_id fsp_video_supported[] = {
1235df91f1cSBin Meng { PCI_DEVICE_CLASS(PCI_CLASS_DISPLAY_VGA << 8, 0xffff00) },
1245df91f1cSBin Meng { },
1255df91f1cSBin Meng };
1265df91f1cSBin Meng
1275df91f1cSBin Meng U_BOOT_PCI_DEVICE(fsp_video, fsp_video_supported);
128