1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
245b5a378SSimon Glass /*
345b5a378SSimon Glass * Copyright (C) 2015 Google, Inc
445b5a378SSimon Glass *
545b5a378SSimon Glass * Based on code from the coreboot file of the same name
645b5a378SSimon Glass */
745b5a378SSimon Glass
845b5a378SSimon Glass #include <common.h>
945b5a378SSimon Glass #include <cpu.h>
1045b5a378SSimon Glass #include <dm.h>
1145b5a378SSimon Glass #include <errno.h>
1245b5a378SSimon Glass #include <malloc.h>
1318686590SMiao Yan #include <qfw.h>
1445b5a378SSimon Glass #include <asm/atomic.h>
1545b5a378SSimon Glass #include <asm/cpu.h>
1645b5a378SSimon Glass #include <asm/interrupt.h>
1745b5a378SSimon Glass #include <asm/lapic.h>
186bcb675bSSimon Glass #include <asm/microcode.h>
1945b5a378SSimon Glass #include <asm/mp.h>
20a2d73fdbSBin Meng #include <asm/msr.h>
2145b5a378SSimon Glass #include <asm/mtrr.h>
22a2d73fdbSBin Meng #include <asm/processor.h>
2345b5a378SSimon Glass #include <asm/sipi.h>
2445b5a378SSimon Glass #include <dm/device-internal.h>
2545b5a378SSimon Glass #include <dm/uclass-internal.h>
26de752c5eSMiao Yan #include <dm/lists.h>
27de752c5eSMiao Yan #include <dm/root.h>
2845b5a378SSimon Glass #include <linux/linkage.h>
2945b5a378SSimon Glass
308b097916SSimon Glass DECLARE_GLOBAL_DATA_PTR;
318b097916SSimon Glass
326e6f4ce4SBin Meng /* Total CPUs include BSP */
336e6f4ce4SBin Meng static int num_cpus;
346e6f4ce4SBin Meng
3545b5a378SSimon Glass /* This also needs to match the sipi.S assembly code for saved MSR encoding */
3645b5a378SSimon Glass struct saved_msr {
3745b5a378SSimon Glass uint32_t index;
3845b5a378SSimon Glass uint32_t lo;
3945b5a378SSimon Glass uint32_t hi;
4045b5a378SSimon Glass } __packed;
4145b5a378SSimon Glass
4245b5a378SSimon Glass
4345b5a378SSimon Glass struct mp_flight_plan {
4445b5a378SSimon Glass int num_records;
4545b5a378SSimon Glass struct mp_flight_record *records;
4645b5a378SSimon Glass };
4745b5a378SSimon Glass
4845b5a378SSimon Glass static struct mp_flight_plan mp_info;
4945b5a378SSimon Glass
5045b5a378SSimon Glass struct cpu_map {
5145b5a378SSimon Glass struct udevice *dev;
5245b5a378SSimon Glass int apic_id;
5345b5a378SSimon Glass int err_code;
5445b5a378SSimon Glass };
5545b5a378SSimon Glass
barrier_wait(atomic_t * b)5645b5a378SSimon Glass static inline void barrier_wait(atomic_t *b)
5745b5a378SSimon Glass {
5845b5a378SSimon Glass while (atomic_read(b) == 0)
5945b5a378SSimon Glass asm("pause");
6045b5a378SSimon Glass mfence();
6145b5a378SSimon Glass }
6245b5a378SSimon Glass
release_barrier(atomic_t * b)6345b5a378SSimon Glass static inline void release_barrier(atomic_t *b)
6445b5a378SSimon Glass {
6545b5a378SSimon Glass mfence();
6645b5a378SSimon Glass atomic_set(b, 1);
6745b5a378SSimon Glass }
6845b5a378SSimon Glass
stop_this_cpu(void)69a2d73fdbSBin Meng static inline void stop_this_cpu(void)
70a2d73fdbSBin Meng {
71a2d73fdbSBin Meng /* Called by an AP when it is ready to halt and wait for a new task */
72a2d73fdbSBin Meng for (;;)
73a2d73fdbSBin Meng cpu_hlt();
74a2d73fdbSBin Meng }
75a2d73fdbSBin Meng
7645b5a378SSimon Glass /* Returns 1 if timeout waiting for APs. 0 if target APs found */
wait_for_aps(atomic_t * val,int target,int total_delay,int delay_step)7745b5a378SSimon Glass static int wait_for_aps(atomic_t *val, int target, int total_delay,
7845b5a378SSimon Glass int delay_step)
7945b5a378SSimon Glass {
8045b5a378SSimon Glass int timeout = 0;
8145b5a378SSimon Glass int delayed = 0;
8245b5a378SSimon Glass
8345b5a378SSimon Glass while (atomic_read(val) != target) {
8445b5a378SSimon Glass udelay(delay_step);
8545b5a378SSimon Glass delayed += delay_step;
8645b5a378SSimon Glass if (delayed >= total_delay) {
8745b5a378SSimon Glass timeout = 1;
8845b5a378SSimon Glass break;
8945b5a378SSimon Glass }
9045b5a378SSimon Glass }
9145b5a378SSimon Glass
9245b5a378SSimon Glass return timeout;
9345b5a378SSimon Glass }
9445b5a378SSimon Glass
ap_do_flight_plan(struct udevice * cpu)9545b5a378SSimon Glass static void ap_do_flight_plan(struct udevice *cpu)
9645b5a378SSimon Glass {
9745b5a378SSimon Glass int i;
9845b5a378SSimon Glass
9945b5a378SSimon Glass for (i = 0; i < mp_info.num_records; i++) {
10045b5a378SSimon Glass struct mp_flight_record *rec = &mp_info.records[i];
10145b5a378SSimon Glass
10245b5a378SSimon Glass atomic_inc(&rec->cpus_entered);
10345b5a378SSimon Glass barrier_wait(&rec->barrier);
10445b5a378SSimon Glass
10545b5a378SSimon Glass if (rec->ap_call != NULL)
10645b5a378SSimon Glass rec->ap_call(cpu, rec->ap_arg);
10745b5a378SSimon Glass }
10845b5a378SSimon Glass }
10945b5a378SSimon Glass
find_cpu_by_apic_id(int apic_id,struct udevice ** devp)11024fb4907SMiao Yan static int find_cpu_by_apic_id(int apic_id, struct udevice **devp)
11145b5a378SSimon Glass {
11245b5a378SSimon Glass struct udevice *dev;
11345b5a378SSimon Glass
11445b5a378SSimon Glass *devp = NULL;
11545b5a378SSimon Glass for (uclass_find_first_device(UCLASS_CPU, &dev);
11645b5a378SSimon Glass dev;
11745b5a378SSimon Glass uclass_find_next_device(&dev)) {
11845b5a378SSimon Glass struct cpu_platdata *plat = dev_get_parent_platdata(dev);
11945b5a378SSimon Glass
12045b5a378SSimon Glass if (plat->cpu_id == apic_id) {
12145b5a378SSimon Glass *devp = dev;
12245b5a378SSimon Glass return 0;
12345b5a378SSimon Glass }
12445b5a378SSimon Glass }
12545b5a378SSimon Glass
12645b5a378SSimon Glass return -ENOENT;
12745b5a378SSimon Glass }
12845b5a378SSimon Glass
12945b5a378SSimon Glass /*
13045b5a378SSimon Glass * By the time APs call ap_init() caching has been setup, and microcode has
13145b5a378SSimon Glass * been loaded
13245b5a378SSimon Glass */
ap_init(unsigned int cpu_index)13345b5a378SSimon Glass static void ap_init(unsigned int cpu_index)
13445b5a378SSimon Glass {
13545b5a378SSimon Glass struct udevice *dev;
13645b5a378SSimon Glass int apic_id;
13745b5a378SSimon Glass int ret;
13845b5a378SSimon Glass
13945b5a378SSimon Glass /* Ensure the local apic is enabled */
14045b5a378SSimon Glass enable_lapic();
14145b5a378SSimon Glass
14245b5a378SSimon Glass apic_id = lapicid();
14324fb4907SMiao Yan ret = find_cpu_by_apic_id(apic_id, &dev);
14445b5a378SSimon Glass if (ret) {
14545b5a378SSimon Glass debug("Unknown CPU apic_id %x\n", apic_id);
14645b5a378SSimon Glass goto done;
14745b5a378SSimon Glass }
14845b5a378SSimon Glass
14945b5a378SSimon Glass debug("AP: slot %d apic_id %x, dev %s\n", cpu_index, apic_id,
15045b5a378SSimon Glass dev ? dev->name : "(apic_id not found)");
15145b5a378SSimon Glass
15245b5a378SSimon Glass /* Walk the flight plan */
15345b5a378SSimon Glass ap_do_flight_plan(dev);
15445b5a378SSimon Glass
15545b5a378SSimon Glass /* Park the AP */
15645b5a378SSimon Glass debug("parking\n");
15745b5a378SSimon Glass done:
15845b5a378SSimon Glass stop_this_cpu();
15945b5a378SSimon Glass }
16045b5a378SSimon Glass
16145b5a378SSimon Glass static const unsigned int fixed_mtrrs[NUM_FIXED_MTRRS] = {
16245b5a378SSimon Glass MTRR_FIX_64K_00000_MSR, MTRR_FIX_16K_80000_MSR, MTRR_FIX_16K_A0000_MSR,
16345b5a378SSimon Glass MTRR_FIX_4K_C0000_MSR, MTRR_FIX_4K_C8000_MSR, MTRR_FIX_4K_D0000_MSR,
16445b5a378SSimon Glass MTRR_FIX_4K_D8000_MSR, MTRR_FIX_4K_E0000_MSR, MTRR_FIX_4K_E8000_MSR,
16545b5a378SSimon Glass MTRR_FIX_4K_F0000_MSR, MTRR_FIX_4K_F8000_MSR,
16645b5a378SSimon Glass };
16745b5a378SSimon Glass
save_msr(int index,struct saved_msr * entry)16845b5a378SSimon Glass static inline struct saved_msr *save_msr(int index, struct saved_msr *entry)
16945b5a378SSimon Glass {
17045b5a378SSimon Glass msr_t msr;
17145b5a378SSimon Glass
17245b5a378SSimon Glass msr = msr_read(index);
17345b5a378SSimon Glass entry->index = index;
17445b5a378SSimon Glass entry->lo = msr.lo;
17545b5a378SSimon Glass entry->hi = msr.hi;
17645b5a378SSimon Glass
17745b5a378SSimon Glass /* Return the next entry */
17845b5a378SSimon Glass entry++;
17945b5a378SSimon Glass return entry;
18045b5a378SSimon Glass }
18145b5a378SSimon Glass
save_bsp_msrs(char * start,int size)18245b5a378SSimon Glass static int save_bsp_msrs(char *start, int size)
18345b5a378SSimon Glass {
18445b5a378SSimon Glass int msr_count;
18545b5a378SSimon Glass int num_var_mtrrs;
18645b5a378SSimon Glass struct saved_msr *msr_entry;
18745b5a378SSimon Glass int i;
18845b5a378SSimon Glass msr_t msr;
18945b5a378SSimon Glass
19045b5a378SSimon Glass /* Determine number of MTRRs need to be saved */
19145b5a378SSimon Glass msr = msr_read(MTRR_CAP_MSR);
19245b5a378SSimon Glass num_var_mtrrs = msr.lo & 0xff;
19345b5a378SSimon Glass
19445b5a378SSimon Glass /* 2 * num_var_mtrrs for base and mask. +1 for IA32_MTRR_DEF_TYPE */
19545b5a378SSimon Glass msr_count = 2 * num_var_mtrrs + NUM_FIXED_MTRRS + 1;
19645b5a378SSimon Glass
19745b5a378SSimon Glass if ((msr_count * sizeof(struct saved_msr)) > size) {
1982254e34cSSimon Glass printf("Cannot mirror all %d msrs\n", msr_count);
19945b5a378SSimon Glass return -ENOSPC;
20045b5a378SSimon Glass }
20145b5a378SSimon Glass
20245b5a378SSimon Glass msr_entry = (void *)start;
20345b5a378SSimon Glass for (i = 0; i < NUM_FIXED_MTRRS; i++)
20445b5a378SSimon Glass msr_entry = save_msr(fixed_mtrrs[i], msr_entry);
20545b5a378SSimon Glass
20645b5a378SSimon Glass for (i = 0; i < num_var_mtrrs; i++) {
20745b5a378SSimon Glass msr_entry = save_msr(MTRR_PHYS_BASE_MSR(i), msr_entry);
20845b5a378SSimon Glass msr_entry = save_msr(MTRR_PHYS_MASK_MSR(i), msr_entry);
20945b5a378SSimon Glass }
21045b5a378SSimon Glass
21145b5a378SSimon Glass msr_entry = save_msr(MTRR_DEF_TYPE_MSR, msr_entry);
21245b5a378SSimon Glass
21345b5a378SSimon Glass return msr_count;
21445b5a378SSimon Glass }
21545b5a378SSimon Glass
load_sipi_vector(atomic_t ** ap_countp,int num_cpus)216b28cecdfSMiao Yan static int load_sipi_vector(atomic_t **ap_countp, int num_cpus)
21745b5a378SSimon Glass {
21845b5a378SSimon Glass struct sipi_params_16bit *params16;
21945b5a378SSimon Glass struct sipi_params *params;
22045b5a378SSimon Glass static char msr_save[512];
22145b5a378SSimon Glass char *stack;
22245b5a378SSimon Glass ulong addr;
22345b5a378SSimon Glass int code_len;
22445b5a378SSimon Glass int size;
22545b5a378SSimon Glass int ret;
22645b5a378SSimon Glass
22745b5a378SSimon Glass /* Copy in the code */
22845b5a378SSimon Glass code_len = ap_start16_code_end - ap_start16;
22945b5a378SSimon Glass debug("Copying SIPI code to %x: %d bytes\n", AP_DEFAULT_BASE,
23045b5a378SSimon Glass code_len);
23145b5a378SSimon Glass memcpy((void *)AP_DEFAULT_BASE, ap_start16, code_len);
23245b5a378SSimon Glass
23345b5a378SSimon Glass addr = AP_DEFAULT_BASE + (ulong)sipi_params_16bit - (ulong)ap_start16;
23445b5a378SSimon Glass params16 = (struct sipi_params_16bit *)addr;
23545b5a378SSimon Glass params16->ap_start = (uint32_t)ap_start;
23645b5a378SSimon Glass params16->gdt = (uint32_t)gd->arch.gdt;
23745b5a378SSimon Glass params16->gdt_limit = X86_GDT_SIZE - 1;
23845b5a378SSimon Glass debug("gdt = %x, gdt_limit = %x\n", params16->gdt, params16->gdt_limit);
23945b5a378SSimon Glass
24045b5a378SSimon Glass params = (struct sipi_params *)sipi_params;
24145b5a378SSimon Glass debug("SIPI 32-bit params at %p\n", params);
24245b5a378SSimon Glass params->idt_ptr = (uint32_t)x86_get_idt();
24345b5a378SSimon Glass
24445b5a378SSimon Glass params->stack_size = CONFIG_AP_STACK_SIZE;
245b28cecdfSMiao Yan size = params->stack_size * num_cpus;
2464fd64d02SStephen Warren stack = memalign(4096, size);
24745b5a378SSimon Glass if (!stack)
24845b5a378SSimon Glass return -ENOMEM;
24945b5a378SSimon Glass params->stack_top = (u32)(stack + size);
250308c75e0SAndy Shevchenko #if !defined(CONFIG_QEMU) && !defined(CONFIG_HAVE_FSP) && \
251308c75e0SAndy Shevchenko !defined(CONFIG_INTEL_MID)
252e77b62e2SSimon Glass params->microcode_ptr = ucode_base;
253e77b62e2SSimon Glass debug("Microcode at %x\n", params->microcode_ptr);
254e77b62e2SSimon Glass #endif
25545b5a378SSimon Glass params->msr_table_ptr = (u32)msr_save;
25645b5a378SSimon Glass ret = save_bsp_msrs(msr_save, sizeof(msr_save));
25745b5a378SSimon Glass if (ret < 0)
25845b5a378SSimon Glass return ret;
25945b5a378SSimon Glass params->msr_count = ret;
26045b5a378SSimon Glass
26145b5a378SSimon Glass params->c_handler = (uint32_t)&ap_init;
26245b5a378SSimon Glass
26345b5a378SSimon Glass *ap_countp = ¶ms->ap_count;
26445b5a378SSimon Glass atomic_set(*ap_countp, 0);
26545b5a378SSimon Glass debug("SIPI vector is ready\n");
26645b5a378SSimon Glass
26745b5a378SSimon Glass return 0;
26845b5a378SSimon Glass }
26945b5a378SSimon Glass
check_cpu_devices(int expected_cpus)27045b5a378SSimon Glass static int check_cpu_devices(int expected_cpus)
27145b5a378SSimon Glass {
27245b5a378SSimon Glass int i;
27345b5a378SSimon Glass
27445b5a378SSimon Glass for (i = 0; i < expected_cpus; i++) {
27545b5a378SSimon Glass struct udevice *dev;
27645b5a378SSimon Glass int ret;
27745b5a378SSimon Glass
27845b5a378SSimon Glass ret = uclass_find_device(UCLASS_CPU, i, &dev);
27945b5a378SSimon Glass if (ret) {
28045b5a378SSimon Glass debug("Cannot find CPU %d in device tree\n", i);
28145b5a378SSimon Glass return ret;
28245b5a378SSimon Glass }
28345b5a378SSimon Glass }
28445b5a378SSimon Glass
28545b5a378SSimon Glass return 0;
28645b5a378SSimon Glass }
28745b5a378SSimon Glass
28845b5a378SSimon Glass /* Returns 1 for timeout. 0 on success */
apic_wait_timeout(int total_delay,const char * msg)2892254e34cSSimon Glass static int apic_wait_timeout(int total_delay, const char *msg)
29045b5a378SSimon Glass {
29145b5a378SSimon Glass int total = 0;
29245b5a378SSimon Glass
2932254e34cSSimon Glass if (!(lapic_read(LAPIC_ICR) & LAPIC_ICR_BUSY))
2942254e34cSSimon Glass return 0;
2952254e34cSSimon Glass
2962254e34cSSimon Glass debug("Waiting for %s...", msg);
29745b5a378SSimon Glass while (lapic_read(LAPIC_ICR) & LAPIC_ICR_BUSY) {
2982254e34cSSimon Glass udelay(50);
2992254e34cSSimon Glass total += 50;
30045b5a378SSimon Glass if (total >= total_delay) {
3012254e34cSSimon Glass debug("timed out: aborting\n");
3022254e34cSSimon Glass return -ETIMEDOUT;
30345b5a378SSimon Glass }
30445b5a378SSimon Glass }
3052254e34cSSimon Glass debug("done\n");
30645b5a378SSimon Glass
3072254e34cSSimon Glass return 0;
30845b5a378SSimon Glass }
30945b5a378SSimon Glass
start_aps(int ap_count,atomic_t * num_aps)31045b5a378SSimon Glass static int start_aps(int ap_count, atomic_t *num_aps)
31145b5a378SSimon Glass {
31245b5a378SSimon Glass int sipi_vector;
31345b5a378SSimon Glass /* Max location is 4KiB below 1MiB */
31445b5a378SSimon Glass const int max_vector_loc = ((1 << 20) - (1 << 12)) >> 12;
31545b5a378SSimon Glass
31645b5a378SSimon Glass if (ap_count == 0)
31745b5a378SSimon Glass return 0;
31845b5a378SSimon Glass
31945b5a378SSimon Glass /* The vector is sent as a 4k aligned address in one byte */
32045b5a378SSimon Glass sipi_vector = AP_DEFAULT_BASE >> 12;
32145b5a378SSimon Glass
32245b5a378SSimon Glass if (sipi_vector > max_vector_loc) {
32345b5a378SSimon Glass printf("SIPI vector too large! 0x%08x\n",
32445b5a378SSimon Glass sipi_vector);
32545b5a378SSimon Glass return -1;
32645b5a378SSimon Glass }
32745b5a378SSimon Glass
32845b5a378SSimon Glass debug("Attempting to start %d APs\n", ap_count);
32945b5a378SSimon Glass
3302254e34cSSimon Glass if (apic_wait_timeout(1000, "ICR not to be busy"))
3312254e34cSSimon Glass return -ETIMEDOUT;
33245b5a378SSimon Glass
33345b5a378SSimon Glass /* Send INIT IPI to all but self */
334a2d73fdbSBin Meng lapic_write(LAPIC_ICR2, SET_LAPIC_DEST_FIELD(0));
335a2d73fdbSBin Meng lapic_write(LAPIC_ICR, LAPIC_DEST_ALLBUT | LAPIC_INT_ASSERT |
33645b5a378SSimon Glass LAPIC_DM_INIT);
3372254e34cSSimon Glass debug("Waiting for 10ms after sending INIT\n");
33845b5a378SSimon Glass mdelay(10);
33945b5a378SSimon Glass
34045b5a378SSimon Glass /* Send 1st SIPI */
3412254e34cSSimon Glass if (apic_wait_timeout(1000, "ICR not to be busy"))
3422254e34cSSimon Glass return -ETIMEDOUT;
34345b5a378SSimon Glass
344a2d73fdbSBin Meng lapic_write(LAPIC_ICR2, SET_LAPIC_DEST_FIELD(0));
345a2d73fdbSBin Meng lapic_write(LAPIC_ICR, LAPIC_DEST_ALLBUT | LAPIC_INT_ASSERT |
34645b5a378SSimon Glass LAPIC_DM_STARTUP | sipi_vector);
3472254e34cSSimon Glass if (apic_wait_timeout(10000, "first SIPI to complete"))
3482254e34cSSimon Glass return -ETIMEDOUT;
34945b5a378SSimon Glass
35045b5a378SSimon Glass /* Wait for CPUs to check in up to 200 us */
35145b5a378SSimon Glass wait_for_aps(num_aps, ap_count, 200, 15);
35245b5a378SSimon Glass
35345b5a378SSimon Glass /* Send 2nd SIPI */
3542254e34cSSimon Glass if (apic_wait_timeout(1000, "ICR not to be busy"))
3552254e34cSSimon Glass return -ETIMEDOUT;
35645b5a378SSimon Glass
357a2d73fdbSBin Meng lapic_write(LAPIC_ICR2, SET_LAPIC_DEST_FIELD(0));
358a2d73fdbSBin Meng lapic_write(LAPIC_ICR, LAPIC_DEST_ALLBUT | LAPIC_INT_ASSERT |
35945b5a378SSimon Glass LAPIC_DM_STARTUP | sipi_vector);
3602254e34cSSimon Glass if (apic_wait_timeout(10000, "second SIPI to complete"))
3612254e34cSSimon Glass return -ETIMEDOUT;
36245b5a378SSimon Glass
36345b5a378SSimon Glass /* Wait for CPUs to check in */
36445b5a378SSimon Glass if (wait_for_aps(num_aps, ap_count, 10000, 50)) {
3652254e34cSSimon Glass debug("Not all APs checked in: %d/%d\n",
36645b5a378SSimon Glass atomic_read(num_aps), ap_count);
36745b5a378SSimon Glass return -1;
36845b5a378SSimon Glass }
36945b5a378SSimon Glass
37045b5a378SSimon Glass return 0;
37145b5a378SSimon Glass }
37245b5a378SSimon Glass
bsp_do_flight_plan(struct udevice * cpu,struct mp_params * mp_params)37345b5a378SSimon Glass static int bsp_do_flight_plan(struct udevice *cpu, struct mp_params *mp_params)
37445b5a378SSimon Glass {
37545b5a378SSimon Glass int i;
37645b5a378SSimon Glass int ret = 0;
37745b5a378SSimon Glass const int timeout_us = 100000;
37845b5a378SSimon Glass const int step_us = 100;
3796e6f4ce4SBin Meng int num_aps = num_cpus - 1;
38045b5a378SSimon Glass
38145b5a378SSimon Glass for (i = 0; i < mp_params->num_records; i++) {
38245b5a378SSimon Glass struct mp_flight_record *rec = &mp_params->flight_plan[i];
38345b5a378SSimon Glass
38445b5a378SSimon Glass /* Wait for APs if the record is not released */
38545b5a378SSimon Glass if (atomic_read(&rec->barrier) == 0) {
38645b5a378SSimon Glass /* Wait for the APs to check in */
38745b5a378SSimon Glass if (wait_for_aps(&rec->cpus_entered, num_aps,
38845b5a378SSimon Glass timeout_us, step_us)) {
3892254e34cSSimon Glass debug("MP record %d timeout\n", i);
39045b5a378SSimon Glass ret = -1;
39145b5a378SSimon Glass }
39245b5a378SSimon Glass }
39345b5a378SSimon Glass
39445b5a378SSimon Glass if (rec->bsp_call != NULL)
39545b5a378SSimon Glass rec->bsp_call(cpu, rec->bsp_arg);
39645b5a378SSimon Glass
39745b5a378SSimon Glass release_barrier(&rec->barrier);
39845b5a378SSimon Glass }
39945b5a378SSimon Glass return ret;
40045b5a378SSimon Glass }
40145b5a378SSimon Glass
init_bsp(struct udevice ** devp)40245b5a378SSimon Glass static int init_bsp(struct udevice **devp)
40345b5a378SSimon Glass {
40445b5a378SSimon Glass char processor_name[CPU_MAX_NAME_LEN];
40545b5a378SSimon Glass int apic_id;
40645b5a378SSimon Glass int ret;
40745b5a378SSimon Glass
40845b5a378SSimon Glass cpu_get_name(processor_name);
4092254e34cSSimon Glass debug("CPU: %s\n", processor_name);
41045b5a378SSimon Glass
41145b5a378SSimon Glass apic_id = lapicid();
41224fb4907SMiao Yan ret = find_cpu_by_apic_id(apic_id, devp);
41345b5a378SSimon Glass if (ret) {
41445b5a378SSimon Glass printf("Cannot find boot CPU, APIC ID %d\n", apic_id);
41545b5a378SSimon Glass return ret;
41645b5a378SSimon Glass }
41745b5a378SSimon Glass
41845b5a378SSimon Glass return 0;
41945b5a378SSimon Glass }
42045b5a378SSimon Glass
421fcf5c041SMiao Yan #ifdef CONFIG_QFW
qemu_cpu_fixup(void)422de752c5eSMiao Yan static int qemu_cpu_fixup(void)
423de752c5eSMiao Yan {
424de752c5eSMiao Yan int ret;
425de752c5eSMiao Yan int cpu_num;
426de752c5eSMiao Yan int cpu_online;
427de752c5eSMiao Yan struct udevice *dev, *pdev;
428de752c5eSMiao Yan struct cpu_platdata *plat;
429de752c5eSMiao Yan char *cpu;
430de752c5eSMiao Yan
431de752c5eSMiao Yan /* first we need to find '/cpus' */
432de752c5eSMiao Yan for (device_find_first_child(dm_root(), &pdev);
433de752c5eSMiao Yan pdev;
434de752c5eSMiao Yan device_find_next_child(&pdev)) {
435de752c5eSMiao Yan if (!strcmp(pdev->name, "cpus"))
436de752c5eSMiao Yan break;
437de752c5eSMiao Yan }
438de752c5eSMiao Yan if (!pdev) {
439de752c5eSMiao Yan printf("unable to find cpus device\n");
440de752c5eSMiao Yan return -ENODEV;
441de752c5eSMiao Yan }
442de752c5eSMiao Yan
443de752c5eSMiao Yan /* calculate cpus that are already bound */
444de752c5eSMiao Yan cpu_num = 0;
445de752c5eSMiao Yan for (uclass_find_first_device(UCLASS_CPU, &dev);
446de752c5eSMiao Yan dev;
447de752c5eSMiao Yan uclass_find_next_device(&dev)) {
448de752c5eSMiao Yan cpu_num++;
449de752c5eSMiao Yan }
450de752c5eSMiao Yan
451de752c5eSMiao Yan /* get actual cpu number */
452de752c5eSMiao Yan cpu_online = qemu_fwcfg_online_cpus();
453de752c5eSMiao Yan if (cpu_online < 0) {
454de752c5eSMiao Yan printf("unable to get online cpu number: %d\n", cpu_online);
455de752c5eSMiao Yan return cpu_online;
456de752c5eSMiao Yan }
457de752c5eSMiao Yan
458de752c5eSMiao Yan /* bind addtional cpus */
459de752c5eSMiao Yan dev = NULL;
460de752c5eSMiao Yan for (; cpu_num < cpu_online; cpu_num++) {
461de752c5eSMiao Yan /*
462de752c5eSMiao Yan * allocate device name here as device_bind_driver() does
463de752c5eSMiao Yan * not copy device name, 8 bytes are enough for
464de752c5eSMiao Yan * sizeof("cpu@") + 3 digits cpu number + '\0'
465de752c5eSMiao Yan */
466de752c5eSMiao Yan cpu = malloc(8);
467de752c5eSMiao Yan if (!cpu) {
468de752c5eSMiao Yan printf("unable to allocate device name\n");
469de752c5eSMiao Yan return -ENOMEM;
470de752c5eSMiao Yan }
471de752c5eSMiao Yan sprintf(cpu, "cpu@%d", cpu_num);
472de752c5eSMiao Yan ret = device_bind_driver(pdev, "cpu_qemu", cpu, &dev);
473de752c5eSMiao Yan if (ret) {
474de752c5eSMiao Yan printf("binding cpu@%d failed: %d\n", cpu_num, ret);
475de752c5eSMiao Yan return ret;
476de752c5eSMiao Yan }
477de752c5eSMiao Yan plat = dev_get_parent_platdata(dev);
478de752c5eSMiao Yan plat->cpu_id = cpu_num;
479de752c5eSMiao Yan }
480de752c5eSMiao Yan return 0;
481de752c5eSMiao Yan }
482de752c5eSMiao Yan #endif
483de752c5eSMiao Yan
mp_init(struct mp_params * p)48445b5a378SSimon Glass int mp_init(struct mp_params *p)
48545b5a378SSimon Glass {
48645b5a378SSimon Glass int num_aps;
48745b5a378SSimon Glass atomic_t *ap_count;
48845b5a378SSimon Glass struct udevice *cpu;
48945b5a378SSimon Glass int ret;
49045b5a378SSimon Glass
49145b5a378SSimon Glass /* This will cause the CPUs devices to be bound */
49245b5a378SSimon Glass struct uclass *uc;
49345b5a378SSimon Glass ret = uclass_get(UCLASS_CPU, &uc);
49445b5a378SSimon Glass if (ret)
49545b5a378SSimon Glass return ret;
49645b5a378SSimon Glass
497fcf5c041SMiao Yan #ifdef CONFIG_QFW
498de752c5eSMiao Yan ret = qemu_cpu_fixup();
499de752c5eSMiao Yan if (ret)
500de752c5eSMiao Yan return ret;
501de752c5eSMiao Yan #endif
502de752c5eSMiao Yan
50345b5a378SSimon Glass ret = init_bsp(&cpu);
50445b5a378SSimon Glass if (ret) {
50545b5a378SSimon Glass debug("Cannot init boot CPU: err=%d\n", ret);
50645b5a378SSimon Glass return ret;
50745b5a378SSimon Glass }
50845b5a378SSimon Glass
50945b5a378SSimon Glass if (p == NULL || p->flight_plan == NULL || p->num_records < 1) {
51045b5a378SSimon Glass printf("Invalid MP parameters\n");
51145b5a378SSimon Glass return -1;
51245b5a378SSimon Glass }
51345b5a378SSimon Glass
5146e6f4ce4SBin Meng num_cpus = cpu_get_count(cpu);
5156e6f4ce4SBin Meng if (num_cpus < 0) {
5166e6f4ce4SBin Meng debug("Cannot get number of CPUs: err=%d\n", num_cpus);
5176e6f4ce4SBin Meng return num_cpus;
5186e6f4ce4SBin Meng }
5196e6f4ce4SBin Meng
5206e6f4ce4SBin Meng if (num_cpus < 2)
5216e6f4ce4SBin Meng debug("Warning: Only 1 CPU is detected\n");
5226e6f4ce4SBin Meng
5236e6f4ce4SBin Meng ret = check_cpu_devices(num_cpus);
52445b5a378SSimon Glass if (ret)
52545b5a378SSimon Glass debug("Warning: Device tree does not describe all CPUs. Extra ones will not be started correctly\n");
52645b5a378SSimon Glass
52745b5a378SSimon Glass /* Copy needed parameters so that APs have a reference to the plan */
52845b5a378SSimon Glass mp_info.num_records = p->num_records;
52945b5a378SSimon Glass mp_info.records = p->flight_plan;
53045b5a378SSimon Glass
53145b5a378SSimon Glass /* Load the SIPI vector */
532b28cecdfSMiao Yan ret = load_sipi_vector(&ap_count, num_cpus);
53345b5a378SSimon Glass if (ap_count == NULL)
53445b5a378SSimon Glass return -1;
53545b5a378SSimon Glass
53645b5a378SSimon Glass /*
53745b5a378SSimon Glass * Make sure SIPI data hits RAM so the APs that come up will see
53845b5a378SSimon Glass * the startup code even if the caches are disabled
53945b5a378SSimon Glass */
54045b5a378SSimon Glass wbinvd();
54145b5a378SSimon Glass
54245b5a378SSimon Glass /* Start the APs providing number of APs and the cpus_entered field */
5436e6f4ce4SBin Meng num_aps = num_cpus - 1;
54445b5a378SSimon Glass ret = start_aps(num_aps, ap_count);
54545b5a378SSimon Glass if (ret) {
54645b5a378SSimon Glass mdelay(1000);
54745b5a378SSimon Glass debug("%d/%d eventually checked in?\n", atomic_read(ap_count),
54845b5a378SSimon Glass num_aps);
54945b5a378SSimon Glass return ret;
55045b5a378SSimon Glass }
55145b5a378SSimon Glass
55245b5a378SSimon Glass /* Walk the flight plan for the BSP */
55345b5a378SSimon Glass ret = bsp_do_flight_plan(cpu, p);
55445b5a378SSimon Glass if (ret) {
55545b5a378SSimon Glass debug("CPU init failed: err=%d\n", ret);
55645b5a378SSimon Glass return ret;
55745b5a378SSimon Glass }
55845b5a378SSimon Glass
55945b5a378SSimon Glass return 0;
56045b5a378SSimon Glass }
56145b5a378SSimon Glass
mp_init_cpu(struct udevice * cpu,void * unused)56245b5a378SSimon Glass int mp_init_cpu(struct udevice *cpu, void *unused)
56345b5a378SSimon Glass {
5646bcb675bSSimon Glass struct cpu_platdata *plat = dev_get_parent_platdata(cpu);
5656bcb675bSSimon Glass
566ecfeadabSBin Meng /*
567ecfeadabSBin Meng * Multiple APs are brought up simultaneously and they may get the same
568ecfeadabSBin Meng * seq num in the uclass_resolve_seq() during device_probe(). To avoid
569ecfeadabSBin Meng * this, set req_seq to the reg number in the device tree in advance.
570ecfeadabSBin Meng */
571e160f7d4SSimon Glass cpu->req_seq = fdtdec_get_int(gd->fdt_blob, dev_of_offset(cpu), "reg",
572e160f7d4SSimon Glass -1);
5736bcb675bSSimon Glass plat->ucode_version = microcode_read_rev();
5746bcb675bSSimon Glass plat->device_id = gd->arch.x86_device;
575ecfeadabSBin Meng
57645b5a378SSimon Glass return device_probe(cpu);
57745b5a378SSimon Glass }
578