18ef07571SSimon Glass /* 28ef07571SSimon Glass * Copyright (c) 2011 The Chromium OS Authors. 38ef07571SSimon Glass * (C) Copyright 2010,2011 48ef07571SSimon Glass * Graeme Russ, <graeme.russ@gmail.com> 58ef07571SSimon Glass * 68ef07571SSimon Glass * Portions from Coreboot mainboard/google/link/romstage.c 78ef07571SSimon Glass * Copyright (C) 2007-2010 coresystems GmbH 88ef07571SSimon Glass * Copyright (C) 2011 Google Inc. 98ef07571SSimon Glass * 108ef07571SSimon Glass * SPDX-License-Identifier: GPL-2.0 118ef07571SSimon Glass */ 128ef07571SSimon Glass 138ef07571SSimon Glass #include <common.h> 1465dd74a6SSimon Glass #include <errno.h> 1565dd74a6SSimon Glass #include <fdtdec.h> 1665dd74a6SSimon Glass #include <malloc.h> 17191c008aSSimon Glass #include <net.h> 18191c008aSSimon Glass #include <rtc.h> 19191c008aSSimon Glass #include <spi.h> 20191c008aSSimon Glass #include <spi_flash.h> 2165dd74a6SSimon Glass #include <asm/processor.h> 2265dd74a6SSimon Glass #include <asm/gpio.h> 2365dd74a6SSimon Glass #include <asm/global_data.h> 24*f6220f1aSBin Meng #include <asm/mrccache.h> 25aaafcd6cSSimon Glass #include <asm/mtrr.h> 2665dd74a6SSimon Glass #include <asm/pci.h> 2765dd74a6SSimon Glass #include <asm/arch/me.h> 2865dd74a6SSimon Glass #include <asm/arch/pei_data.h> 2965dd74a6SSimon Glass #include <asm/arch/pch.h> 3065dd74a6SSimon Glass #include <asm/post.h> 3165dd74a6SSimon Glass #include <asm/arch/sandybridge.h> 3265dd74a6SSimon Glass 3365dd74a6SSimon Glass DECLARE_GLOBAL_DATA_PTR; 3465dd74a6SSimon Glass 35191c008aSSimon Glass #define CMOS_OFFSET_MRC_SEED 152 36191c008aSSimon Glass #define CMOS_OFFSET_MRC_SEED_S3 156 37191c008aSSimon Glass #define CMOS_OFFSET_MRC_SEED_CHK 160 38191c008aSSimon Glass 3965dd74a6SSimon Glass /* 4065dd74a6SSimon Glass * This function looks for the highest region of memory lower than 4GB which 4165dd74a6SSimon Glass * has enough space for U-Boot where U-Boot is aligned on a page boundary. 4265dd74a6SSimon Glass * It overrides the default implementation found elsewhere which simply 4365dd74a6SSimon Glass * picks the end of ram, wherever that may be. The location of the stack, 4465dd74a6SSimon Glass * the relocation address, and how far U-Boot is moved by relocation are 4565dd74a6SSimon Glass * set in the global data structure. 4665dd74a6SSimon Glass */ 4765dd74a6SSimon Glass ulong board_get_usable_ram_top(ulong total_size) 4865dd74a6SSimon Glass { 4965dd74a6SSimon Glass struct memory_info *info = &gd->arch.meminfo; 5065dd74a6SSimon Glass uintptr_t dest_addr = 0; 5165dd74a6SSimon Glass struct memory_area *largest = NULL; 5265dd74a6SSimon Glass int i; 5365dd74a6SSimon Glass 5465dd74a6SSimon Glass /* Find largest area of memory below 4GB */ 5565dd74a6SSimon Glass 5665dd74a6SSimon Glass for (i = 0; i < info->num_areas; i++) { 5765dd74a6SSimon Glass struct memory_area *area = &info->area[i]; 5865dd74a6SSimon Glass 5965dd74a6SSimon Glass if (area->start >= 1ULL << 32) 6065dd74a6SSimon Glass continue; 6165dd74a6SSimon Glass if (!largest || area->size > largest->size) 6265dd74a6SSimon Glass largest = area; 6365dd74a6SSimon Glass } 6465dd74a6SSimon Glass 6565dd74a6SSimon Glass /* If no suitable area was found, return an error. */ 6665dd74a6SSimon Glass assert(largest); 6765dd74a6SSimon Glass if (!largest || largest->size < (2 << 20)) 6865dd74a6SSimon Glass panic("No available memory found for relocation"); 6965dd74a6SSimon Glass 7065dd74a6SSimon Glass dest_addr = largest->start + largest->size; 7165dd74a6SSimon Glass 7265dd74a6SSimon Glass return (ulong)dest_addr; 7365dd74a6SSimon Glass } 7465dd74a6SSimon Glass 7565dd74a6SSimon Glass void dram_init_banksize(void) 7665dd74a6SSimon Glass { 7765dd74a6SSimon Glass struct memory_info *info = &gd->arch.meminfo; 7865dd74a6SSimon Glass int num_banks; 7965dd74a6SSimon Glass int i; 8065dd74a6SSimon Glass 8165dd74a6SSimon Glass for (i = 0, num_banks = 0; i < info->num_areas; i++) { 8265dd74a6SSimon Glass struct memory_area *area = &info->area[i]; 8365dd74a6SSimon Glass 8465dd74a6SSimon Glass if (area->start >= 1ULL << 32) 8565dd74a6SSimon Glass continue; 8665dd74a6SSimon Glass gd->bd->bi_dram[num_banks].start = area->start; 8765dd74a6SSimon Glass gd->bd->bi_dram[num_banks].size = area->size; 8865dd74a6SSimon Glass num_banks++; 8965dd74a6SSimon Glass } 9065dd74a6SSimon Glass } 9165dd74a6SSimon Glass 92ba457562SSimon Glass static int get_mrc_entry(struct udevice **devp, struct fmap_entry *entry) 93191c008aSSimon Glass { 94191c008aSSimon Glass const void *blob = gd->fdt_blob; 95191c008aSSimon Glass int node, spi_node, mrc_node; 96191c008aSSimon Glass int upto; 97ba457562SSimon Glass int ret; 98191c008aSSimon Glass 99191c008aSSimon Glass /* Find the flash chip within the SPI controller node */ 100191c008aSSimon Glass upto = 0; 101191c008aSSimon Glass spi_node = fdtdec_next_alias(blob, "spi", COMPAT_INTEL_ICH_SPI, &upto); 102191c008aSSimon Glass if (spi_node < 0) 103191c008aSSimon Glass return -ENOENT; 104191c008aSSimon Glass node = fdt_first_subnode(blob, spi_node); 105191c008aSSimon Glass if (node < 0) 106191c008aSSimon Glass return -ECHILD; 107191c008aSSimon Glass 108191c008aSSimon Glass /* Find the place where we put the MRC cache */ 109191c008aSSimon Glass mrc_node = fdt_subnode_offset(blob, node, "rw-mrc-cache"); 110191c008aSSimon Glass if (mrc_node < 0) 111191c008aSSimon Glass return -EPERM; 112191c008aSSimon Glass 113191c008aSSimon Glass if (fdtdec_read_fmap_entry(blob, mrc_node, "rm-mrc-cache", entry)) 114191c008aSSimon Glass return -EINVAL; 115191c008aSSimon Glass 116ba457562SSimon Glass if (devp) { 117ba457562SSimon Glass debug("getting sf\n"); 118ba457562SSimon Glass ret = uclass_get_device_by_of_offset(UCLASS_SPI_FLASH, node, 119ba457562SSimon Glass devp); 120ba457562SSimon Glass debug("ret = %d\n", ret); 121ba457562SSimon Glass if (ret) 122ba457562SSimon Glass return ret; 123191c008aSSimon Glass } 124191c008aSSimon Glass 125191c008aSSimon Glass return 0; 126191c008aSSimon Glass } 127191c008aSSimon Glass 128191c008aSSimon Glass static int read_seed_from_cmos(struct pei_data *pei_data) 129191c008aSSimon Glass { 130191c008aSSimon Glass u16 c1, c2, checksum, seed_checksum; 13193f8a311SBin Meng struct udevice *dev; 13293f8a311SBin Meng int rcode = 0; 13393f8a311SBin Meng 13493f8a311SBin Meng rcode = uclass_get_device(UCLASS_RTC, 0, &dev); 13593f8a311SBin Meng if (rcode) { 13693f8a311SBin Meng debug("Cannot find RTC: err=%d\n", rcode); 13793f8a311SBin Meng return -ENODEV; 13893f8a311SBin Meng } 139191c008aSSimon Glass 140191c008aSSimon Glass /* 141191c008aSSimon Glass * Read scrambler seeds from CMOS RAM. We don't want to store them in 142191c008aSSimon Glass * SPI flash since they change on every boot and that would wear down 143191c008aSSimon Glass * the flash too much. So we store these in CMOS and the large MRC 144191c008aSSimon Glass * data in SPI flash. 145191c008aSSimon Glass */ 14693f8a311SBin Meng rtc_read32(dev, CMOS_OFFSET_MRC_SEED, &pei_data->scrambler_seed); 147191c008aSSimon Glass debug("Read scrambler seed 0x%08x from CMOS 0x%02x\n", 148191c008aSSimon Glass pei_data->scrambler_seed, CMOS_OFFSET_MRC_SEED); 149191c008aSSimon Glass 15093f8a311SBin Meng rtc_read32(dev, CMOS_OFFSET_MRC_SEED_S3, &pei_data->scrambler_seed_s3); 151191c008aSSimon Glass debug("Read S3 scrambler seed 0x%08x from CMOS 0x%02x\n", 152191c008aSSimon Glass pei_data->scrambler_seed_s3, CMOS_OFFSET_MRC_SEED_S3); 153191c008aSSimon Glass 154191c008aSSimon Glass /* Compute seed checksum and compare */ 155191c008aSSimon Glass c1 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed, 156191c008aSSimon Glass sizeof(u32)); 157191c008aSSimon Glass c2 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed_s3, 158191c008aSSimon Glass sizeof(u32)); 159191c008aSSimon Glass checksum = add_ip_checksums(sizeof(u32), c1, c2); 160191c008aSSimon Glass 16193f8a311SBin Meng seed_checksum = rtc_read8(dev, CMOS_OFFSET_MRC_SEED_CHK); 16293f8a311SBin Meng seed_checksum |= rtc_read8(dev, CMOS_OFFSET_MRC_SEED_CHK + 1) << 8; 163191c008aSSimon Glass 164191c008aSSimon Glass if (checksum != seed_checksum) { 165191c008aSSimon Glass debug("%s: invalid seed checksum\n", __func__); 166191c008aSSimon Glass pei_data->scrambler_seed = 0; 167191c008aSSimon Glass pei_data->scrambler_seed_s3 = 0; 168191c008aSSimon Glass return -EINVAL; 169191c008aSSimon Glass } 170191c008aSSimon Glass 171191c008aSSimon Glass return 0; 172191c008aSSimon Glass } 173191c008aSSimon Glass 174191c008aSSimon Glass static int prepare_mrc_cache(struct pei_data *pei_data) 175191c008aSSimon Glass { 176191c008aSSimon Glass struct mrc_data_container *mrc_cache; 177191c008aSSimon Glass struct fmap_entry entry; 178191c008aSSimon Glass int ret; 179191c008aSSimon Glass 180191c008aSSimon Glass ret = read_seed_from_cmos(pei_data); 181191c008aSSimon Glass if (ret) 182191c008aSSimon Glass return ret; 183191c008aSSimon Glass ret = get_mrc_entry(NULL, &entry); 184191c008aSSimon Glass if (ret) 185191c008aSSimon Glass return ret; 186191c008aSSimon Glass mrc_cache = mrccache_find_current(&entry); 187191c008aSSimon Glass if (!mrc_cache) 188191c008aSSimon Glass return -ENOENT; 189191c008aSSimon Glass 190191c008aSSimon Glass /* 191191c008aSSimon Glass * TODO(sjg@chromium.org): Skip this for now as it causes boot 192191c008aSSimon Glass * problems 193191c008aSSimon Glass */ 194191c008aSSimon Glass if (0) { 195191c008aSSimon Glass pei_data->mrc_input = mrc_cache->data; 196191c008aSSimon Glass pei_data->mrc_input_len = mrc_cache->data_size; 197191c008aSSimon Glass } 198191c008aSSimon Glass debug("%s: at %p, size %x checksum %04x\n", __func__, 199191c008aSSimon Glass pei_data->mrc_input, pei_data->mrc_input_len, 200191c008aSSimon Glass mrc_cache->checksum); 201191c008aSSimon Glass 202191c008aSSimon Glass return 0; 203191c008aSSimon Glass } 204191c008aSSimon Glass 205191c008aSSimon Glass static int build_mrc_data(struct mrc_data_container **datap) 206191c008aSSimon Glass { 207191c008aSSimon Glass struct mrc_data_container *data; 208191c008aSSimon Glass int orig_len; 209191c008aSSimon Glass int output_len; 210191c008aSSimon Glass 211191c008aSSimon Glass orig_len = gd->arch.mrc_output_len; 212191c008aSSimon Glass output_len = ALIGN(orig_len, 16); 213191c008aSSimon Glass data = malloc(output_len + sizeof(*data)); 214191c008aSSimon Glass if (!data) 215191c008aSSimon Glass return -ENOMEM; 216191c008aSSimon Glass data->signature = MRC_DATA_SIGNATURE; 217191c008aSSimon Glass data->data_size = output_len; 218191c008aSSimon Glass data->reserved = 0; 219191c008aSSimon Glass memcpy(data->data, gd->arch.mrc_output, orig_len); 220191c008aSSimon Glass 221191c008aSSimon Glass /* Zero the unused space in aligned buffer. */ 222191c008aSSimon Glass if (output_len > orig_len) 223191c008aSSimon Glass memset(data->data + orig_len, 0, output_len - orig_len); 224191c008aSSimon Glass 225191c008aSSimon Glass data->checksum = compute_ip_checksum(data->data, output_len); 226191c008aSSimon Glass *datap = data; 227191c008aSSimon Glass 228191c008aSSimon Glass return 0; 229191c008aSSimon Glass } 230191c008aSSimon Glass 231191c008aSSimon Glass static int write_seeds_to_cmos(struct pei_data *pei_data) 232191c008aSSimon Glass { 233191c008aSSimon Glass u16 c1, c2, checksum; 23493f8a311SBin Meng struct udevice *dev; 23593f8a311SBin Meng int rcode = 0; 23693f8a311SBin Meng 23793f8a311SBin Meng rcode = uclass_get_device(UCLASS_RTC, 0, &dev); 23893f8a311SBin Meng if (rcode) { 23993f8a311SBin Meng debug("Cannot find RTC: err=%d\n", rcode); 24093f8a311SBin Meng return -ENODEV; 24193f8a311SBin Meng } 242191c008aSSimon Glass 243191c008aSSimon Glass /* Save the MRC seed values to CMOS */ 24493f8a311SBin Meng rtc_write32(dev, CMOS_OFFSET_MRC_SEED, pei_data->scrambler_seed); 245191c008aSSimon Glass debug("Save scrambler seed 0x%08x to CMOS 0x%02x\n", 246191c008aSSimon Glass pei_data->scrambler_seed, CMOS_OFFSET_MRC_SEED); 247191c008aSSimon Glass 24893f8a311SBin Meng rtc_write32(dev, CMOS_OFFSET_MRC_SEED_S3, pei_data->scrambler_seed_s3); 249191c008aSSimon Glass debug("Save s3 scrambler seed 0x%08x to CMOS 0x%02x\n", 250191c008aSSimon Glass pei_data->scrambler_seed_s3, CMOS_OFFSET_MRC_SEED_S3); 251191c008aSSimon Glass 252191c008aSSimon Glass /* Save a simple checksum of the seed values */ 253191c008aSSimon Glass c1 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed, 254191c008aSSimon Glass sizeof(u32)); 255191c008aSSimon Glass c2 = compute_ip_checksum((u8 *)&pei_data->scrambler_seed_s3, 256191c008aSSimon Glass sizeof(u32)); 257191c008aSSimon Glass checksum = add_ip_checksums(sizeof(u32), c1, c2); 258191c008aSSimon Glass 25993f8a311SBin Meng rtc_write8(dev, CMOS_OFFSET_MRC_SEED_CHK, checksum & 0xff); 26093f8a311SBin Meng rtc_write8(dev, CMOS_OFFSET_MRC_SEED_CHK + 1, (checksum >> 8) & 0xff); 261191c008aSSimon Glass 262191c008aSSimon Glass return 0; 263191c008aSSimon Glass } 264191c008aSSimon Glass 265191c008aSSimon Glass static int sdram_save_mrc_data(void) 266191c008aSSimon Glass { 267191c008aSSimon Glass struct mrc_data_container *data; 268191c008aSSimon Glass struct fmap_entry entry; 269ba457562SSimon Glass struct udevice *sf; 270191c008aSSimon Glass int ret; 271191c008aSSimon Glass 272191c008aSSimon Glass if (!gd->arch.mrc_output_len) 273191c008aSSimon Glass return 0; 274191c008aSSimon Glass debug("Saving %d bytes of MRC output data to SPI flash\n", 275191c008aSSimon Glass gd->arch.mrc_output_len); 276191c008aSSimon Glass 277191c008aSSimon Glass ret = get_mrc_entry(&sf, &entry); 278191c008aSSimon Glass if (ret) 279191c008aSSimon Glass goto err_entry; 280191c008aSSimon Glass ret = build_mrc_data(&data); 281191c008aSSimon Glass if (ret) 282191c008aSSimon Glass goto err_data; 283191c008aSSimon Glass ret = mrccache_update(sf, &entry, data); 284191c008aSSimon Glass if (!ret) 285191c008aSSimon Glass debug("Saved MRC data with checksum %04x\n", data->checksum); 286191c008aSSimon Glass 287191c008aSSimon Glass free(data); 288191c008aSSimon Glass err_data: 289191c008aSSimon Glass err_entry: 290191c008aSSimon Glass if (ret) 291191c008aSSimon Glass debug("%s: Failed: %d\n", __func__, ret); 292191c008aSSimon Glass return ret; 293191c008aSSimon Glass } 294191c008aSSimon Glass 295191c008aSSimon Glass /* Use this hook to save our SDRAM parameters */ 296191c008aSSimon Glass int misc_init_r(void) 297191c008aSSimon Glass { 298191c008aSSimon Glass int ret; 299191c008aSSimon Glass 300191c008aSSimon Glass ret = sdram_save_mrc_data(); 301191c008aSSimon Glass if (ret) 302191c008aSSimon Glass printf("Unable to save MRC data: %d\n", ret); 303191c008aSSimon Glass 304191c008aSSimon Glass return 0; 305191c008aSSimon Glass } 306191c008aSSimon Glass 30765dd74a6SSimon Glass static const char *const ecc_decoder[] = { 30865dd74a6SSimon Glass "inactive", 30965dd74a6SSimon Glass "active on IO", 31065dd74a6SSimon Glass "disabled on IO", 31165dd74a6SSimon Glass "active" 31265dd74a6SSimon Glass }; 31365dd74a6SSimon Glass 31465dd74a6SSimon Glass /* 31565dd74a6SSimon Glass * Dump in the log memory controller configuration as read from the memory 31665dd74a6SSimon Glass * controller registers. 31765dd74a6SSimon Glass */ 31865dd74a6SSimon Glass static void report_memory_config(void) 31965dd74a6SSimon Glass { 32065dd74a6SSimon Glass u32 addr_decoder_common, addr_decode_ch[2]; 32165dd74a6SSimon Glass int i; 32265dd74a6SSimon Glass 32365dd74a6SSimon Glass addr_decoder_common = readl(MCHBAR_REG(0x5000)); 32465dd74a6SSimon Glass addr_decode_ch[0] = readl(MCHBAR_REG(0x5004)); 32565dd74a6SSimon Glass addr_decode_ch[1] = readl(MCHBAR_REG(0x5008)); 32665dd74a6SSimon Glass 32765dd74a6SSimon Glass debug("memcfg DDR3 clock %d MHz\n", 32865dd74a6SSimon Glass (readl(MCHBAR_REG(0x5e04)) * 13333 * 2 + 50) / 100); 32965dd74a6SSimon Glass debug("memcfg channel assignment: A: %d, B % d, C % d\n", 33065dd74a6SSimon Glass addr_decoder_common & 3, 33165dd74a6SSimon Glass (addr_decoder_common >> 2) & 3, 33265dd74a6SSimon Glass (addr_decoder_common >> 4) & 3); 33365dd74a6SSimon Glass 33465dd74a6SSimon Glass for (i = 0; i < ARRAY_SIZE(addr_decode_ch); i++) { 33565dd74a6SSimon Glass u32 ch_conf = addr_decode_ch[i]; 33665dd74a6SSimon Glass debug("memcfg channel[%d] config (%8.8x):\n", i, ch_conf); 33765dd74a6SSimon Glass debug(" ECC %s\n", ecc_decoder[(ch_conf >> 24) & 3]); 33865dd74a6SSimon Glass debug(" enhanced interleave mode %s\n", 33965dd74a6SSimon Glass ((ch_conf >> 22) & 1) ? "on" : "off"); 34065dd74a6SSimon Glass debug(" rank interleave %s\n", 34165dd74a6SSimon Glass ((ch_conf >> 21) & 1) ? "on" : "off"); 34265dd74a6SSimon Glass debug(" DIMMA %d MB width x%d %s rank%s\n", 34365dd74a6SSimon Glass ((ch_conf >> 0) & 0xff) * 256, 34465dd74a6SSimon Glass ((ch_conf >> 19) & 1) ? 16 : 8, 34565dd74a6SSimon Glass ((ch_conf >> 17) & 1) ? "dual" : "single", 34665dd74a6SSimon Glass ((ch_conf >> 16) & 1) ? "" : ", selected"); 34765dd74a6SSimon Glass debug(" DIMMB %d MB width x%d %s rank%s\n", 34865dd74a6SSimon Glass ((ch_conf >> 8) & 0xff) * 256, 34965dd74a6SSimon Glass ((ch_conf >> 20) & 1) ? 16 : 8, 35065dd74a6SSimon Glass ((ch_conf >> 18) & 1) ? "dual" : "single", 35165dd74a6SSimon Glass ((ch_conf >> 16) & 1) ? ", selected" : ""); 35265dd74a6SSimon Glass } 35365dd74a6SSimon Glass } 35465dd74a6SSimon Glass 35565dd74a6SSimon Glass static void post_system_agent_init(struct pei_data *pei_data) 35665dd74a6SSimon Glass { 35765dd74a6SSimon Glass /* If PCIe init is skipped, set the PEG clock gating */ 35865dd74a6SSimon Glass if (!pei_data->pcie_init) 35965dd74a6SSimon Glass setbits_le32(MCHBAR_REG(0x7010), 1); 36065dd74a6SSimon Glass } 36165dd74a6SSimon Glass 36265dd74a6SSimon Glass static asmlinkage void console_tx_byte(unsigned char byte) 36365dd74a6SSimon Glass { 36465dd74a6SSimon Glass #ifdef DEBUG 36565dd74a6SSimon Glass putc(byte); 36665dd74a6SSimon Glass #endif 36765dd74a6SSimon Glass } 36865dd74a6SSimon Glass 369191c008aSSimon Glass static int recovery_mode_enabled(void) 370191c008aSSimon Glass { 371191c008aSSimon Glass return false; 372191c008aSSimon Glass } 373191c008aSSimon Glass 37465dd74a6SSimon Glass /** 37565dd74a6SSimon Glass * Find the PEI executable in the ROM and execute it. 37665dd74a6SSimon Glass * 37765dd74a6SSimon Glass * @param pei_data: configuration data for UEFI PEI reference code 37865dd74a6SSimon Glass */ 37965dd74a6SSimon Glass int sdram_initialise(struct pei_data *pei_data) 38065dd74a6SSimon Glass { 38165dd74a6SSimon Glass unsigned version; 38265dd74a6SSimon Glass const char *data; 38365dd74a6SSimon Glass uint16_t done; 38465dd74a6SSimon Glass int ret; 38565dd74a6SSimon Glass 38665dd74a6SSimon Glass report_platform_info(); 38765dd74a6SSimon Glass 38865dd74a6SSimon Glass /* Wait for ME to be ready */ 38965dd74a6SSimon Glass ret = intel_early_me_init(); 39065dd74a6SSimon Glass if (ret) 39165dd74a6SSimon Glass return ret; 39265dd74a6SSimon Glass ret = intel_early_me_uma_size(); 39365dd74a6SSimon Glass if (ret < 0) 39465dd74a6SSimon Glass return ret; 39565dd74a6SSimon Glass 39665dd74a6SSimon Glass debug("Starting UEFI PEI System Agent\n"); 39765dd74a6SSimon Glass 398191c008aSSimon Glass /* 399191c008aSSimon Glass * Do not pass MRC data in for recovery mode boot, 400191c008aSSimon Glass * Always pass it in for S3 resume. 401191c008aSSimon Glass */ 402191c008aSSimon Glass if (!recovery_mode_enabled() || 403191c008aSSimon Glass pei_data->boot_mode == PEI_BOOT_RESUME) { 404191c008aSSimon Glass ret = prepare_mrc_cache(pei_data); 405191c008aSSimon Glass if (ret) 406191c008aSSimon Glass debug("prepare_mrc_cache failed: %d\n", ret); 407191c008aSSimon Glass } 408191c008aSSimon Glass 40965dd74a6SSimon Glass /* If MRC data is not found we cannot continue S3 resume. */ 41065dd74a6SSimon Glass if (pei_data->boot_mode == PEI_BOOT_RESUME && !pei_data->mrc_input) { 41165dd74a6SSimon Glass debug("Giving up in sdram_initialize: No MRC data\n"); 4125021c81fSSimon Glass reset_cpu(0); 41365dd74a6SSimon Glass } 41465dd74a6SSimon Glass 41565dd74a6SSimon Glass /* Pass console handler in pei_data */ 41665dd74a6SSimon Glass pei_data->tx_byte = console_tx_byte; 41765dd74a6SSimon Glass 41865dd74a6SSimon Glass debug("PEI data at %p, size %x:\n", pei_data, sizeof(*pei_data)); 41965dd74a6SSimon Glass 4208c5224c9SBin Meng data = (char *)CONFIG_X86_MRC_ADDR; 42165dd74a6SSimon Glass if (data) { 42265dd74a6SSimon Glass int rv; 42365dd74a6SSimon Glass int (*func)(struct pei_data *); 42465dd74a6SSimon Glass 42565dd74a6SSimon Glass debug("Calling MRC at %p\n", data); 42665dd74a6SSimon Glass post_code(POST_PRE_MRC); 42765dd74a6SSimon Glass func = (int (*)(struct pei_data *))data; 42865dd74a6SSimon Glass rv = func(pei_data); 42965dd74a6SSimon Glass post_code(POST_MRC); 43065dd74a6SSimon Glass if (rv) { 43165dd74a6SSimon Glass switch (rv) { 43265dd74a6SSimon Glass case -1: 43365dd74a6SSimon Glass printf("PEI version mismatch.\n"); 43465dd74a6SSimon Glass break; 43565dd74a6SSimon Glass case -2: 43665dd74a6SSimon Glass printf("Invalid memory frequency.\n"); 43765dd74a6SSimon Glass break; 43865dd74a6SSimon Glass default: 43965dd74a6SSimon Glass printf("MRC returned %x.\n", rv); 44065dd74a6SSimon Glass } 44165dd74a6SSimon Glass printf("Nonzero MRC return value.\n"); 44265dd74a6SSimon Glass return -EFAULT; 44365dd74a6SSimon Glass } 44465dd74a6SSimon Glass } else { 44565dd74a6SSimon Glass printf("UEFI PEI System Agent not found.\n"); 44665dd74a6SSimon Glass return -ENOSYS; 44765dd74a6SSimon Glass } 44865dd74a6SSimon Glass 44965dd74a6SSimon Glass #if CONFIG_USBDEBUG 45065dd74a6SSimon Glass /* mrc.bin reconfigures USB, so reinit it to have debug */ 45165dd74a6SSimon Glass early_usbdebug_init(); 45265dd74a6SSimon Glass #endif 45365dd74a6SSimon Glass 45465dd74a6SSimon Glass version = readl(MCHBAR_REG(0x5034)); 45565dd74a6SSimon Glass debug("System Agent Version %d.%d.%d Build %d\n", 45665dd74a6SSimon Glass version >> 24 , (version >> 16) & 0xff, 45765dd74a6SSimon Glass (version >> 8) & 0xff, version & 0xff); 458191c008aSSimon Glass debug("MCR output data length %#x at %p\n", pei_data->mrc_output_len, 459191c008aSSimon Glass pei_data->mrc_output); 46065dd74a6SSimon Glass 46165dd74a6SSimon Glass /* 46265dd74a6SSimon Glass * Send ME init done for SandyBridge here. This is done inside the 46365dd74a6SSimon Glass * SystemAgent binary on IvyBridge 46465dd74a6SSimon Glass */ 46531f57c28SSimon Glass done = x86_pci_read_config32(PCH_DEV, PCI_DEVICE_ID); 46665dd74a6SSimon Glass done &= BASE_REV_MASK; 46765dd74a6SSimon Glass if (BASE_REV_SNB == done) 46865dd74a6SSimon Glass intel_early_me_init_done(ME_INIT_STATUS_SUCCESS); 46965dd74a6SSimon Glass else 47065dd74a6SSimon Glass intel_early_me_status(); 47165dd74a6SSimon Glass 47265dd74a6SSimon Glass post_system_agent_init(pei_data); 47365dd74a6SSimon Glass report_memory_config(); 47465dd74a6SSimon Glass 475191c008aSSimon Glass /* S3 resume: don't save scrambler seed or MRC data */ 476191c008aSSimon Glass if (pei_data->boot_mode != PEI_BOOT_RESUME) { 477191c008aSSimon Glass /* 478191c008aSSimon Glass * This will be copied to SDRAM in reserve_arch(), then written 479191c008aSSimon Glass * to SPI flash in sdram_save_mrc_data() 480191c008aSSimon Glass */ 481191c008aSSimon Glass gd->arch.mrc_output = (char *)pei_data->mrc_output; 482191c008aSSimon Glass gd->arch.mrc_output_len = pei_data->mrc_output_len; 483191c008aSSimon Glass ret = write_seeds_to_cmos(pei_data); 484191c008aSSimon Glass if (ret) 485191c008aSSimon Glass debug("Failed to write seeds to CMOS: %d\n", ret); 486191c008aSSimon Glass } 487191c008aSSimon Glass 488191c008aSSimon Glass return 0; 489191c008aSSimon Glass } 490191c008aSSimon Glass 491191c008aSSimon Glass int reserve_arch(void) 492191c008aSSimon Glass { 493191c008aSSimon Glass u16 checksum; 494191c008aSSimon Glass 495191c008aSSimon Glass checksum = compute_ip_checksum(gd->arch.mrc_output, 496191c008aSSimon Glass gd->arch.mrc_output_len); 497191c008aSSimon Glass debug("Saving %d bytes for MRC output data, checksum %04x\n", 498191c008aSSimon Glass gd->arch.mrc_output_len, checksum); 499191c008aSSimon Glass gd->start_addr_sp -= gd->arch.mrc_output_len; 500191c008aSSimon Glass memcpy((void *)gd->start_addr_sp, gd->arch.mrc_output, 501191c008aSSimon Glass gd->arch.mrc_output_len); 502191c008aSSimon Glass gd->arch.mrc_output = (char *)gd->start_addr_sp; 503191c008aSSimon Glass gd->start_addr_sp &= ~0xf; 504191c008aSSimon Glass 50565dd74a6SSimon Glass return 0; 50665dd74a6SSimon Glass } 50765dd74a6SSimon Glass 50865dd74a6SSimon Glass static int copy_spd(struct pei_data *peid) 50965dd74a6SSimon Glass { 51065dd74a6SSimon Glass const int gpio_vector[] = {41, 42, 43, 10, -1}; 51165dd74a6SSimon Glass int spd_index; 51265dd74a6SSimon Glass const void *blob = gd->fdt_blob; 51365dd74a6SSimon Glass int node, spd_node; 51465dd74a6SSimon Glass int ret, i; 51565dd74a6SSimon Glass 51665dd74a6SSimon Glass for (i = 0; ; i++) { 51765dd74a6SSimon Glass if (gpio_vector[i] == -1) 51865dd74a6SSimon Glass break; 51965dd74a6SSimon Glass ret = gpio_requestf(gpio_vector[i], "spd_id%d", i); 52065dd74a6SSimon Glass if (ret) { 52165dd74a6SSimon Glass debug("%s: Could not request gpio %d\n", __func__, 52265dd74a6SSimon Glass gpio_vector[i]); 52365dd74a6SSimon Glass return ret; 52465dd74a6SSimon Glass } 52565dd74a6SSimon Glass } 52665dd74a6SSimon Glass spd_index = gpio_get_values_as_int(gpio_vector); 52765dd74a6SSimon Glass debug("spd index %d\n", spd_index); 52865dd74a6SSimon Glass node = fdtdec_next_compatible(blob, 0, COMPAT_MEMORY_SPD); 52965dd74a6SSimon Glass if (node < 0) { 53065dd74a6SSimon Glass printf("SPD data not found.\n"); 53165dd74a6SSimon Glass return -ENOENT; 53265dd74a6SSimon Glass } 53365dd74a6SSimon Glass 53465dd74a6SSimon Glass for (spd_node = fdt_first_subnode(blob, node); 53565dd74a6SSimon Glass spd_node > 0; 53665dd74a6SSimon Glass spd_node = fdt_next_subnode(blob, spd_node)) { 53765dd74a6SSimon Glass const char *data; 53865dd74a6SSimon Glass int len; 53965dd74a6SSimon Glass 54065dd74a6SSimon Glass if (fdtdec_get_int(blob, spd_node, "reg", -1) != spd_index) 54165dd74a6SSimon Glass continue; 54265dd74a6SSimon Glass data = fdt_getprop(blob, spd_node, "data", &len); 54365dd74a6SSimon Glass if (len < sizeof(peid->spd_data[0])) { 54465dd74a6SSimon Glass printf("Missing SPD data\n"); 54565dd74a6SSimon Glass return -EINVAL; 54665dd74a6SSimon Glass } 54765dd74a6SSimon Glass 54865dd74a6SSimon Glass debug("Using SDRAM SPD data for '%s'\n", 54965dd74a6SSimon Glass fdt_get_name(blob, spd_node, NULL)); 55065dd74a6SSimon Glass memcpy(peid->spd_data[0], data, sizeof(peid->spd_data[0])); 55165dd74a6SSimon Glass break; 55265dd74a6SSimon Glass } 55365dd74a6SSimon Glass 55465dd74a6SSimon Glass if (spd_node < 0) { 55565dd74a6SSimon Glass printf("No SPD data found for index %d\n", spd_index); 55665dd74a6SSimon Glass return -ENOENT; 55765dd74a6SSimon Glass } 55865dd74a6SSimon Glass 55965dd74a6SSimon Glass return 0; 56065dd74a6SSimon Glass } 56165dd74a6SSimon Glass 56265dd74a6SSimon Glass /** 56365dd74a6SSimon Glass * add_memory_area() - Add a new usable memory area to our list 56465dd74a6SSimon Glass * 56565dd74a6SSimon Glass * Note: @start and @end must not span the first 4GB boundary 56665dd74a6SSimon Glass * 56765dd74a6SSimon Glass * @info: Place to store memory info 56865dd74a6SSimon Glass * @start: Start of this memory area 56965dd74a6SSimon Glass * @end: End of this memory area + 1 57065dd74a6SSimon Glass */ 57165dd74a6SSimon Glass static int add_memory_area(struct memory_info *info, 57265dd74a6SSimon Glass uint64_t start, uint64_t end) 57365dd74a6SSimon Glass { 57465dd74a6SSimon Glass struct memory_area *ptr; 57565dd74a6SSimon Glass 57665dd74a6SSimon Glass if (info->num_areas == CONFIG_NR_DRAM_BANKS) 57765dd74a6SSimon Glass return -ENOSPC; 57865dd74a6SSimon Glass 57965dd74a6SSimon Glass ptr = &info->area[info->num_areas]; 58065dd74a6SSimon Glass ptr->start = start; 58165dd74a6SSimon Glass ptr->size = end - start; 58265dd74a6SSimon Glass info->total_memory += ptr->size; 58365dd74a6SSimon Glass if (ptr->start < (1ULL << 32)) 58465dd74a6SSimon Glass info->total_32bit_memory += ptr->size; 58565dd74a6SSimon Glass debug("%d: memory %llx size %llx, total now %llx / %llx\n", 58665dd74a6SSimon Glass info->num_areas, ptr->start, ptr->size, 58765dd74a6SSimon Glass info->total_32bit_memory, info->total_memory); 58865dd74a6SSimon Glass info->num_areas++; 58965dd74a6SSimon Glass 59065dd74a6SSimon Glass return 0; 59165dd74a6SSimon Glass } 59265dd74a6SSimon Glass 59365dd74a6SSimon Glass /** 59465dd74a6SSimon Glass * sdram_find() - Find available memory 59565dd74a6SSimon Glass * 59665dd74a6SSimon Glass * This is a bit complicated since on x86 there are system memory holes all 59765dd74a6SSimon Glass * over the place. We create a list of available memory blocks 59865dd74a6SSimon Glass */ 59965dd74a6SSimon Glass static int sdram_find(pci_dev_t dev) 60065dd74a6SSimon Glass { 60165dd74a6SSimon Glass struct memory_info *info = &gd->arch.meminfo; 60265dd74a6SSimon Glass uint32_t tseg_base, uma_size, tolud; 60365dd74a6SSimon Glass uint64_t tom, me_base, touud; 60465dd74a6SSimon Glass uint64_t uma_memory_base = 0; 60565dd74a6SSimon Glass uint64_t uma_memory_size; 60665dd74a6SSimon Glass unsigned long long tomk; 60765dd74a6SSimon Glass uint16_t ggc; 60865dd74a6SSimon Glass 60965dd74a6SSimon Glass /* Total Memory 2GB example: 61065dd74a6SSimon Glass * 61165dd74a6SSimon Glass * 00000000 0000MB-1992MB 1992MB RAM (writeback) 61265dd74a6SSimon Glass * 7c800000 1992MB-2000MB 8MB TSEG (SMRR) 61365dd74a6SSimon Glass * 7d000000 2000MB-2002MB 2MB GFX GTT (uncached) 61465dd74a6SSimon Glass * 7d200000 2002MB-2034MB 32MB GFX UMA (uncached) 61565dd74a6SSimon Glass * 7f200000 2034MB TOLUD 61665dd74a6SSimon Glass * 7f800000 2040MB MEBASE 61765dd74a6SSimon Glass * 7f800000 2040MB-2048MB 8MB ME UMA (uncached) 61865dd74a6SSimon Glass * 80000000 2048MB TOM 61965dd74a6SSimon Glass * 100000000 4096MB-4102MB 6MB RAM (writeback) 62065dd74a6SSimon Glass * 62165dd74a6SSimon Glass * Total Memory 4GB example: 62265dd74a6SSimon Glass * 62365dd74a6SSimon Glass * 00000000 0000MB-2768MB 2768MB RAM (writeback) 62465dd74a6SSimon Glass * ad000000 2768MB-2776MB 8MB TSEG (SMRR) 62565dd74a6SSimon Glass * ad800000 2776MB-2778MB 2MB GFX GTT (uncached) 62665dd74a6SSimon Glass * ada00000 2778MB-2810MB 32MB GFX UMA (uncached) 62765dd74a6SSimon Glass * afa00000 2810MB TOLUD 62865dd74a6SSimon Glass * ff800000 4088MB MEBASE 62965dd74a6SSimon Glass * ff800000 4088MB-4096MB 8MB ME UMA (uncached) 63065dd74a6SSimon Glass * 100000000 4096MB TOM 63165dd74a6SSimon Glass * 100000000 4096MB-5374MB 1278MB RAM (writeback) 63265dd74a6SSimon Glass * 14fe00000 5368MB TOUUD 63365dd74a6SSimon Glass */ 63465dd74a6SSimon Glass 63565dd74a6SSimon Glass /* Top of Upper Usable DRAM, including remap */ 63631f57c28SSimon Glass touud = x86_pci_read_config32(dev, TOUUD+4); 63765dd74a6SSimon Glass touud <<= 32; 63831f57c28SSimon Glass touud |= x86_pci_read_config32(dev, TOUUD); 63965dd74a6SSimon Glass 64065dd74a6SSimon Glass /* Top of Lower Usable DRAM */ 64131f57c28SSimon Glass tolud = x86_pci_read_config32(dev, TOLUD); 64265dd74a6SSimon Glass 64365dd74a6SSimon Glass /* Top of Memory - does not account for any UMA */ 64431f57c28SSimon Glass tom = x86_pci_read_config32(dev, 0xa4); 64565dd74a6SSimon Glass tom <<= 32; 64631f57c28SSimon Glass tom |= x86_pci_read_config32(dev, 0xa0); 64765dd74a6SSimon Glass 64865dd74a6SSimon Glass debug("TOUUD %llx TOLUD %08x TOM %llx\n", touud, tolud, tom); 64965dd74a6SSimon Glass 65065dd74a6SSimon Glass /* ME UMA needs excluding if total memory <4GB */ 65131f57c28SSimon Glass me_base = x86_pci_read_config32(dev, 0x74); 65265dd74a6SSimon Glass me_base <<= 32; 65331f57c28SSimon Glass me_base |= x86_pci_read_config32(dev, 0x70); 65465dd74a6SSimon Glass 65565dd74a6SSimon Glass debug("MEBASE %llx\n", me_base); 65665dd74a6SSimon Glass 65765dd74a6SSimon Glass /* TODO: Get rid of all this shifting by 10 bits */ 65865dd74a6SSimon Glass tomk = tolud >> 10; 65965dd74a6SSimon Glass if (me_base == tolud) { 66065dd74a6SSimon Glass /* ME is from MEBASE-TOM */ 66165dd74a6SSimon Glass uma_size = (tom - me_base) >> 10; 66265dd74a6SSimon Glass /* Increment TOLUD to account for ME as RAM */ 66365dd74a6SSimon Glass tolud += uma_size << 10; 66465dd74a6SSimon Glass /* UMA starts at old TOLUD */ 66565dd74a6SSimon Glass uma_memory_base = tomk * 1024ULL; 66665dd74a6SSimon Glass uma_memory_size = uma_size * 1024ULL; 66765dd74a6SSimon Glass debug("ME UMA base %llx size %uM\n", me_base, uma_size >> 10); 66865dd74a6SSimon Glass } 66965dd74a6SSimon Glass 67065dd74a6SSimon Glass /* Graphics memory comes next */ 67131f57c28SSimon Glass ggc = x86_pci_read_config16(dev, GGC); 67265dd74a6SSimon Glass if (!(ggc & 2)) { 67365dd74a6SSimon Glass debug("IGD decoded, subtracting "); 67465dd74a6SSimon Glass 67565dd74a6SSimon Glass /* Graphics memory */ 67665dd74a6SSimon Glass uma_size = ((ggc >> 3) & 0x1f) * 32 * 1024ULL; 67765dd74a6SSimon Glass debug("%uM UMA", uma_size >> 10); 67865dd74a6SSimon Glass tomk -= uma_size; 67965dd74a6SSimon Glass uma_memory_base = tomk * 1024ULL; 68065dd74a6SSimon Glass uma_memory_size += uma_size * 1024ULL; 68165dd74a6SSimon Glass 68265dd74a6SSimon Glass /* GTT Graphics Stolen Memory Size (GGMS) */ 68365dd74a6SSimon Glass uma_size = ((ggc >> 8) & 0x3) * 1024ULL; 68465dd74a6SSimon Glass tomk -= uma_size; 68565dd74a6SSimon Glass uma_memory_base = tomk * 1024ULL; 68665dd74a6SSimon Glass uma_memory_size += uma_size * 1024ULL; 68765dd74a6SSimon Glass debug(" and %uM GTT\n", uma_size >> 10); 68865dd74a6SSimon Glass } 68965dd74a6SSimon Glass 69065dd74a6SSimon Glass /* Calculate TSEG size from its base which must be below GTT */ 69131f57c28SSimon Glass tseg_base = x86_pci_read_config32(dev, 0xb8); 69265dd74a6SSimon Glass uma_size = (uma_memory_base - tseg_base) >> 10; 69365dd74a6SSimon Glass tomk -= uma_size; 69465dd74a6SSimon Glass uma_memory_base = tomk * 1024ULL; 69565dd74a6SSimon Glass uma_memory_size += uma_size * 1024ULL; 69665dd74a6SSimon Glass debug("TSEG base 0x%08x size %uM\n", tseg_base, uma_size >> 10); 69765dd74a6SSimon Glass 69865dd74a6SSimon Glass debug("Available memory below 4GB: %lluM\n", tomk >> 10); 69965dd74a6SSimon Glass 70065dd74a6SSimon Glass /* Report the memory regions */ 70165dd74a6SSimon Glass add_memory_area(info, 1 << 20, 2 << 28); 70265dd74a6SSimon Glass add_memory_area(info, (2 << 28) + (2 << 20), 4 << 28); 70365dd74a6SSimon Glass add_memory_area(info, (4 << 28) + (2 << 20), tseg_base); 70465dd74a6SSimon Glass add_memory_area(info, 1ULL << 32, touud); 705aaafcd6cSSimon Glass 706aaafcd6cSSimon Glass /* Add MTRRs for memory */ 707aaafcd6cSSimon Glass mtrr_add_request(MTRR_TYPE_WRBACK, 0, 2ULL << 30); 708aaafcd6cSSimon Glass mtrr_add_request(MTRR_TYPE_WRBACK, 2ULL << 30, 512 << 20); 709aaafcd6cSSimon Glass mtrr_add_request(MTRR_TYPE_WRBACK, 0xaULL << 28, 256 << 20); 710aaafcd6cSSimon Glass mtrr_add_request(MTRR_TYPE_UNCACHEABLE, tseg_base, 16 << 20); 711aaafcd6cSSimon Glass mtrr_add_request(MTRR_TYPE_UNCACHEABLE, tseg_base + (16 << 20), 712aaafcd6cSSimon Glass 32 << 20); 713aaafcd6cSSimon Glass 71465dd74a6SSimon Glass /* 71565dd74a6SSimon Glass * If >= 4GB installed then memory from TOLUD to 4GB 71665dd74a6SSimon Glass * is remapped above TOM, TOUUD will account for both 71765dd74a6SSimon Glass */ 71865dd74a6SSimon Glass if (touud > (1ULL << 32ULL)) { 71965dd74a6SSimon Glass debug("Available memory above 4GB: %lluM\n", 72065dd74a6SSimon Glass (touud >> 20) - 4096); 72165dd74a6SSimon Glass } 72265dd74a6SSimon Glass 72365dd74a6SSimon Glass return 0; 72465dd74a6SSimon Glass } 72565dd74a6SSimon Glass 72665dd74a6SSimon Glass static void rcba_config(void) 72765dd74a6SSimon Glass { 72865dd74a6SSimon Glass /* 72965dd74a6SSimon Glass * GFX INTA -> PIRQA (MSI) 73065dd74a6SSimon Glass * D28IP_P3IP WLAN INTA -> PIRQB 73165dd74a6SSimon Glass * D29IP_E1P EHCI1 INTA -> PIRQD 73265dd74a6SSimon Glass * D26IP_E2P EHCI2 INTA -> PIRQF 73365dd74a6SSimon Glass * D31IP_SIP SATA INTA -> PIRQF (MSI) 73465dd74a6SSimon Glass * D31IP_SMIP SMBUS INTB -> PIRQH 73565dd74a6SSimon Glass * D31IP_TTIP THRT INTC -> PIRQA 73665dd74a6SSimon Glass * D27IP_ZIP HDA INTA -> PIRQA (MSI) 73765dd74a6SSimon Glass * 73865dd74a6SSimon Glass * TRACKPAD -> PIRQE (Edge Triggered) 73965dd74a6SSimon Glass * TOUCHSCREEN -> PIRQG (Edge Triggered) 74065dd74a6SSimon Glass */ 74165dd74a6SSimon Glass 74265dd74a6SSimon Glass /* Device interrupt pin register (board specific) */ 74365dd74a6SSimon Glass writel((INTC << D31IP_TTIP) | (NOINT << D31IP_SIP2) | 74465dd74a6SSimon Glass (INTB << D31IP_SMIP) | (INTA << D31IP_SIP), RCB_REG(D31IP)); 74565dd74a6SSimon Glass writel(NOINT << D30IP_PIP, RCB_REG(D30IP)); 74665dd74a6SSimon Glass writel(INTA << D29IP_E1P, RCB_REG(D29IP)); 74765dd74a6SSimon Glass writel(INTA << D28IP_P3IP, RCB_REG(D28IP)); 74865dd74a6SSimon Glass writel(INTA << D27IP_ZIP, RCB_REG(D27IP)); 74965dd74a6SSimon Glass writel(INTA << D26IP_E2P, RCB_REG(D26IP)); 75065dd74a6SSimon Glass writel(NOINT << D25IP_LIP, RCB_REG(D25IP)); 75165dd74a6SSimon Glass writel(NOINT << D22IP_MEI1IP, RCB_REG(D22IP)); 75265dd74a6SSimon Glass 75365dd74a6SSimon Glass /* Device interrupt route registers */ 75465dd74a6SSimon Glass writel(DIR_ROUTE(PIRQB, PIRQH, PIRQA, PIRQC), RCB_REG(D31IR)); 75565dd74a6SSimon Glass writel(DIR_ROUTE(PIRQD, PIRQE, PIRQF, PIRQG), RCB_REG(D29IR)); 75665dd74a6SSimon Glass writel(DIR_ROUTE(PIRQB, PIRQC, PIRQD, PIRQE), RCB_REG(D28IR)); 75765dd74a6SSimon Glass writel(DIR_ROUTE(PIRQA, PIRQH, PIRQA, PIRQB), RCB_REG(D27IR)); 75865dd74a6SSimon Glass writel(DIR_ROUTE(PIRQF, PIRQE, PIRQG, PIRQH), RCB_REG(D26IR)); 75965dd74a6SSimon Glass writel(DIR_ROUTE(PIRQA, PIRQB, PIRQC, PIRQD), RCB_REG(D25IR)); 76065dd74a6SSimon Glass writel(DIR_ROUTE(PIRQA, PIRQB, PIRQC, PIRQD), RCB_REG(D22IR)); 76165dd74a6SSimon Glass 76265dd74a6SSimon Glass /* Enable IOAPIC (generic) */ 76365dd74a6SSimon Glass writew(0x0100, RCB_REG(OIC)); 76465dd74a6SSimon Glass /* PCH BWG says to read back the IOAPIC enable register */ 76565dd74a6SSimon Glass (void)readw(RCB_REG(OIC)); 76665dd74a6SSimon Glass 76765dd74a6SSimon Glass /* Disable unused devices (board specific) */ 76865dd74a6SSimon Glass setbits_le32(RCB_REG(FD), PCH_DISABLE_ALWAYS); 76965dd74a6SSimon Glass } 7708ef07571SSimon Glass 7718ef07571SSimon Glass int dram_init(void) 7728ef07571SSimon Glass { 77365dd74a6SSimon Glass struct pei_data pei_data __aligned(8) = { 77465dd74a6SSimon Glass .pei_version = PEI_VERSION, 77565dd74a6SSimon Glass .mchbar = DEFAULT_MCHBAR, 77665dd74a6SSimon Glass .dmibar = DEFAULT_DMIBAR, 77765dd74a6SSimon Glass .epbar = DEFAULT_EPBAR, 7782d934e57SSimon Glass .pciexbar = CONFIG_PCIE_ECAM_BASE, 77965dd74a6SSimon Glass .smbusbar = SMBUS_IO_BASE, 78065dd74a6SSimon Glass .wdbbar = 0x4000000, 78165dd74a6SSimon Glass .wdbsize = 0x1000, 78265dd74a6SSimon Glass .hpet_address = CONFIG_HPET_ADDRESS, 78365dd74a6SSimon Glass .rcba = DEFAULT_RCBABASE, 78465dd74a6SSimon Glass .pmbase = DEFAULT_PMBASE, 78565dd74a6SSimon Glass .gpiobase = DEFAULT_GPIOBASE, 78665dd74a6SSimon Glass .thermalbase = 0xfed08000, 78765dd74a6SSimon Glass .system_type = 0, /* 0 Mobile, 1 Desktop/Server */ 78865dd74a6SSimon Glass .tseg_size = CONFIG_SMM_TSEG_SIZE, 78965dd74a6SSimon Glass .ts_addresses = { 0x00, 0x00, 0x00, 0x00 }, 79065dd74a6SSimon Glass .ec_present = 1, 79165dd74a6SSimon Glass .ddr3lv_support = 1, 79265dd74a6SSimon Glass /* 79365dd74a6SSimon Glass * 0 = leave channel enabled 79465dd74a6SSimon Glass * 1 = disable dimm 0 on channel 79565dd74a6SSimon Glass * 2 = disable dimm 1 on channel 79665dd74a6SSimon Glass * 3 = disable dimm 0+1 on channel 79765dd74a6SSimon Glass */ 79865dd74a6SSimon Glass .dimm_channel0_disabled = 2, 79965dd74a6SSimon Glass .dimm_channel1_disabled = 2, 80065dd74a6SSimon Glass .max_ddr3_freq = 1600, 80165dd74a6SSimon Glass .usb_port_config = { 80265dd74a6SSimon Glass /* 80365dd74a6SSimon Glass * Empty and onboard Ports 0-7, set to un-used pin 80465dd74a6SSimon Glass * OC3 80565dd74a6SSimon Glass */ 80665dd74a6SSimon Glass { 0, 3, 0x0000 }, /* P0= Empty */ 80765dd74a6SSimon Glass { 1, 0, 0x0040 }, /* P1= Left USB 1 (OC0) */ 80865dd74a6SSimon Glass { 1, 1, 0x0040 }, /* P2= Left USB 2 (OC1) */ 80965dd74a6SSimon Glass { 1, 3, 0x0040 }, /* P3= SDCARD (no OC) */ 81065dd74a6SSimon Glass { 0, 3, 0x0000 }, /* P4= Empty */ 81165dd74a6SSimon Glass { 1, 3, 0x0040 }, /* P5= WWAN (no OC) */ 81265dd74a6SSimon Glass { 0, 3, 0x0000 }, /* P6= Empty */ 81365dd74a6SSimon Glass { 0, 3, 0x0000 }, /* P7= Empty */ 81465dd74a6SSimon Glass /* 81565dd74a6SSimon Glass * Empty and onboard Ports 8-13, set to un-used pin 81665dd74a6SSimon Glass * OC4 81765dd74a6SSimon Glass */ 81865dd74a6SSimon Glass { 1, 4, 0x0040 }, /* P8= Camera (no OC) */ 81965dd74a6SSimon Glass { 1, 4, 0x0040 }, /* P9= Bluetooth (no OC) */ 82065dd74a6SSimon Glass { 0, 4, 0x0000 }, /* P10= Empty */ 82165dd74a6SSimon Glass { 0, 4, 0x0000 }, /* P11= Empty */ 82265dd74a6SSimon Glass { 0, 4, 0x0000 }, /* P12= Empty */ 82365dd74a6SSimon Glass { 0, 4, 0x0000 }, /* P13= Empty */ 82465dd74a6SSimon Glass }, 82565dd74a6SSimon Glass }; 82665dd74a6SSimon Glass pci_dev_t dev = PCI_BDF(0, 0, 0); 82765dd74a6SSimon Glass int ret; 82865dd74a6SSimon Glass 82965dd74a6SSimon Glass debug("Boot mode %d\n", gd->arch.pei_boot_mode); 83065dd74a6SSimon Glass debug("mcr_input %p\n", pei_data.mrc_input); 83165dd74a6SSimon Glass pei_data.boot_mode = gd->arch.pei_boot_mode; 83265dd74a6SSimon Glass ret = copy_spd(&pei_data); 83365dd74a6SSimon Glass if (!ret) 83465dd74a6SSimon Glass ret = sdram_initialise(&pei_data); 83565dd74a6SSimon Glass if (ret) 83665dd74a6SSimon Glass return ret; 83765dd74a6SSimon Glass 83865dd74a6SSimon Glass rcba_config(); 83965dd74a6SSimon Glass quick_ram_check(); 84065dd74a6SSimon Glass 84165dd74a6SSimon Glass writew(0xCAFE, MCHBAR_REG(SSKPD)); 84265dd74a6SSimon Glass 84365dd74a6SSimon Glass post_code(POST_DRAM); 84465dd74a6SSimon Glass 84565dd74a6SSimon Glass ret = sdram_find(dev); 84665dd74a6SSimon Glass if (ret) 84765dd74a6SSimon Glass return ret; 84865dd74a6SSimon Glass 84965dd74a6SSimon Glass gd->ram_size = gd->arch.meminfo.total_32bit_memory; 8508ef07571SSimon Glass 8518ef07571SSimon Glass return 0; 8528ef07571SSimon Glass } 853