18ef07571SSimon Glass /* 28ef07571SSimon Glass * Copyright (c) 2011 The Chromium OS Authors. 38ef07571SSimon Glass * (C) Copyright 2010,2011 48ef07571SSimon Glass * Graeme Russ, <graeme.russ@gmail.com> 58ef07571SSimon Glass * 68ef07571SSimon Glass * Portions from Coreboot mainboard/google/link/romstage.c 78ef07571SSimon Glass * Copyright (C) 2007-2010 coresystems GmbH 88ef07571SSimon Glass * Copyright (C) 2011 Google Inc. 98ef07571SSimon Glass * 108ef07571SSimon Glass * SPDX-License-Identifier: GPL-2.0 118ef07571SSimon Glass */ 128ef07571SSimon Glass 138ef07571SSimon Glass #include <common.h> 14*65dd74a6SSimon Glass #include <errno.h> 15*65dd74a6SSimon Glass #include <fdtdec.h> 16*65dd74a6SSimon Glass #include <malloc.h> 17*65dd74a6SSimon Glass #include <asm/processor.h> 18*65dd74a6SSimon Glass #include <asm/gpio.h> 19*65dd74a6SSimon Glass #include <asm/global_data.h> 20*65dd74a6SSimon Glass #include <asm/pci.h> 21*65dd74a6SSimon Glass #include <asm/arch/me.h> 22*65dd74a6SSimon Glass #include <asm/arch/pei_data.h> 23*65dd74a6SSimon Glass #include <asm/arch/pch.h> 24*65dd74a6SSimon Glass #include <asm/post.h> 25*65dd74a6SSimon Glass #include <asm/arch/sandybridge.h> 26*65dd74a6SSimon Glass 27*65dd74a6SSimon Glass DECLARE_GLOBAL_DATA_PTR; 28*65dd74a6SSimon Glass 29*65dd74a6SSimon Glass /* 30*65dd74a6SSimon Glass * This function looks for the highest region of memory lower than 4GB which 31*65dd74a6SSimon Glass * has enough space for U-Boot where U-Boot is aligned on a page boundary. 32*65dd74a6SSimon Glass * It overrides the default implementation found elsewhere which simply 33*65dd74a6SSimon Glass * picks the end of ram, wherever that may be. The location of the stack, 34*65dd74a6SSimon Glass * the relocation address, and how far U-Boot is moved by relocation are 35*65dd74a6SSimon Glass * set in the global data structure. 36*65dd74a6SSimon Glass */ 37*65dd74a6SSimon Glass ulong board_get_usable_ram_top(ulong total_size) 38*65dd74a6SSimon Glass { 39*65dd74a6SSimon Glass struct memory_info *info = &gd->arch.meminfo; 40*65dd74a6SSimon Glass uintptr_t dest_addr = 0; 41*65dd74a6SSimon Glass struct memory_area *largest = NULL; 42*65dd74a6SSimon Glass int i; 43*65dd74a6SSimon Glass 44*65dd74a6SSimon Glass /* Find largest area of memory below 4GB */ 45*65dd74a6SSimon Glass 46*65dd74a6SSimon Glass for (i = 0; i < info->num_areas; i++) { 47*65dd74a6SSimon Glass struct memory_area *area = &info->area[i]; 48*65dd74a6SSimon Glass 49*65dd74a6SSimon Glass if (area->start >= 1ULL << 32) 50*65dd74a6SSimon Glass continue; 51*65dd74a6SSimon Glass if (!largest || area->size > largest->size) 52*65dd74a6SSimon Glass largest = area; 53*65dd74a6SSimon Glass } 54*65dd74a6SSimon Glass 55*65dd74a6SSimon Glass /* If no suitable area was found, return an error. */ 56*65dd74a6SSimon Glass assert(largest); 57*65dd74a6SSimon Glass if (!largest || largest->size < (2 << 20)) 58*65dd74a6SSimon Glass panic("No available memory found for relocation"); 59*65dd74a6SSimon Glass 60*65dd74a6SSimon Glass dest_addr = largest->start + largest->size; 61*65dd74a6SSimon Glass 62*65dd74a6SSimon Glass return (ulong)dest_addr; 63*65dd74a6SSimon Glass } 64*65dd74a6SSimon Glass 65*65dd74a6SSimon Glass void dram_init_banksize(void) 66*65dd74a6SSimon Glass { 67*65dd74a6SSimon Glass struct memory_info *info = &gd->arch.meminfo; 68*65dd74a6SSimon Glass int num_banks; 69*65dd74a6SSimon Glass int i; 70*65dd74a6SSimon Glass 71*65dd74a6SSimon Glass for (i = 0, num_banks = 0; i < info->num_areas; i++) { 72*65dd74a6SSimon Glass struct memory_area *area = &info->area[i]; 73*65dd74a6SSimon Glass 74*65dd74a6SSimon Glass if (area->start >= 1ULL << 32) 75*65dd74a6SSimon Glass continue; 76*65dd74a6SSimon Glass gd->bd->bi_dram[num_banks].start = area->start; 77*65dd74a6SSimon Glass gd->bd->bi_dram[num_banks].size = area->size; 78*65dd74a6SSimon Glass num_banks++; 79*65dd74a6SSimon Glass } 80*65dd74a6SSimon Glass } 81*65dd74a6SSimon Glass 82*65dd74a6SSimon Glass static const char *const ecc_decoder[] = { 83*65dd74a6SSimon Glass "inactive", 84*65dd74a6SSimon Glass "active on IO", 85*65dd74a6SSimon Glass "disabled on IO", 86*65dd74a6SSimon Glass "active" 87*65dd74a6SSimon Glass }; 88*65dd74a6SSimon Glass 89*65dd74a6SSimon Glass /* 90*65dd74a6SSimon Glass * Dump in the log memory controller configuration as read from the memory 91*65dd74a6SSimon Glass * controller registers. 92*65dd74a6SSimon Glass */ 93*65dd74a6SSimon Glass static void report_memory_config(void) 94*65dd74a6SSimon Glass { 95*65dd74a6SSimon Glass u32 addr_decoder_common, addr_decode_ch[2]; 96*65dd74a6SSimon Glass int i; 97*65dd74a6SSimon Glass 98*65dd74a6SSimon Glass addr_decoder_common = readl(MCHBAR_REG(0x5000)); 99*65dd74a6SSimon Glass addr_decode_ch[0] = readl(MCHBAR_REG(0x5004)); 100*65dd74a6SSimon Glass addr_decode_ch[1] = readl(MCHBAR_REG(0x5008)); 101*65dd74a6SSimon Glass 102*65dd74a6SSimon Glass debug("memcfg DDR3 clock %d MHz\n", 103*65dd74a6SSimon Glass (readl(MCHBAR_REG(0x5e04)) * 13333 * 2 + 50) / 100); 104*65dd74a6SSimon Glass debug("memcfg channel assignment: A: %d, B % d, C % d\n", 105*65dd74a6SSimon Glass addr_decoder_common & 3, 106*65dd74a6SSimon Glass (addr_decoder_common >> 2) & 3, 107*65dd74a6SSimon Glass (addr_decoder_common >> 4) & 3); 108*65dd74a6SSimon Glass 109*65dd74a6SSimon Glass for (i = 0; i < ARRAY_SIZE(addr_decode_ch); i++) { 110*65dd74a6SSimon Glass u32 ch_conf = addr_decode_ch[i]; 111*65dd74a6SSimon Glass debug("memcfg channel[%d] config (%8.8x):\n", i, ch_conf); 112*65dd74a6SSimon Glass debug(" ECC %s\n", ecc_decoder[(ch_conf >> 24) & 3]); 113*65dd74a6SSimon Glass debug(" enhanced interleave mode %s\n", 114*65dd74a6SSimon Glass ((ch_conf >> 22) & 1) ? "on" : "off"); 115*65dd74a6SSimon Glass debug(" rank interleave %s\n", 116*65dd74a6SSimon Glass ((ch_conf >> 21) & 1) ? "on" : "off"); 117*65dd74a6SSimon Glass debug(" DIMMA %d MB width x%d %s rank%s\n", 118*65dd74a6SSimon Glass ((ch_conf >> 0) & 0xff) * 256, 119*65dd74a6SSimon Glass ((ch_conf >> 19) & 1) ? 16 : 8, 120*65dd74a6SSimon Glass ((ch_conf >> 17) & 1) ? "dual" : "single", 121*65dd74a6SSimon Glass ((ch_conf >> 16) & 1) ? "" : ", selected"); 122*65dd74a6SSimon Glass debug(" DIMMB %d MB width x%d %s rank%s\n", 123*65dd74a6SSimon Glass ((ch_conf >> 8) & 0xff) * 256, 124*65dd74a6SSimon Glass ((ch_conf >> 20) & 1) ? 16 : 8, 125*65dd74a6SSimon Glass ((ch_conf >> 18) & 1) ? "dual" : "single", 126*65dd74a6SSimon Glass ((ch_conf >> 16) & 1) ? ", selected" : ""); 127*65dd74a6SSimon Glass } 128*65dd74a6SSimon Glass } 129*65dd74a6SSimon Glass 130*65dd74a6SSimon Glass static void post_system_agent_init(struct pei_data *pei_data) 131*65dd74a6SSimon Glass { 132*65dd74a6SSimon Glass /* If PCIe init is skipped, set the PEG clock gating */ 133*65dd74a6SSimon Glass if (!pei_data->pcie_init) 134*65dd74a6SSimon Glass setbits_le32(MCHBAR_REG(0x7010), 1); 135*65dd74a6SSimon Glass } 136*65dd74a6SSimon Glass 137*65dd74a6SSimon Glass static asmlinkage void console_tx_byte(unsigned char byte) 138*65dd74a6SSimon Glass { 139*65dd74a6SSimon Glass #ifdef DEBUG 140*65dd74a6SSimon Glass putc(byte); 141*65dd74a6SSimon Glass #endif 142*65dd74a6SSimon Glass } 143*65dd74a6SSimon Glass 144*65dd74a6SSimon Glass /** 145*65dd74a6SSimon Glass * Find the PEI executable in the ROM and execute it. 146*65dd74a6SSimon Glass * 147*65dd74a6SSimon Glass * @param pei_data: configuration data for UEFI PEI reference code 148*65dd74a6SSimon Glass */ 149*65dd74a6SSimon Glass int sdram_initialise(struct pei_data *pei_data) 150*65dd74a6SSimon Glass { 151*65dd74a6SSimon Glass unsigned version; 152*65dd74a6SSimon Glass const char *data; 153*65dd74a6SSimon Glass uint16_t done; 154*65dd74a6SSimon Glass int ret; 155*65dd74a6SSimon Glass 156*65dd74a6SSimon Glass report_platform_info(); 157*65dd74a6SSimon Glass 158*65dd74a6SSimon Glass /* Wait for ME to be ready */ 159*65dd74a6SSimon Glass ret = intel_early_me_init(); 160*65dd74a6SSimon Glass if (ret) 161*65dd74a6SSimon Glass return ret; 162*65dd74a6SSimon Glass ret = intel_early_me_uma_size(); 163*65dd74a6SSimon Glass if (ret < 0) 164*65dd74a6SSimon Glass return ret; 165*65dd74a6SSimon Glass 166*65dd74a6SSimon Glass debug("Starting UEFI PEI System Agent\n"); 167*65dd74a6SSimon Glass 168*65dd74a6SSimon Glass /* If MRC data is not found we cannot continue S3 resume. */ 169*65dd74a6SSimon Glass if (pei_data->boot_mode == PEI_BOOT_RESUME && !pei_data->mrc_input) { 170*65dd74a6SSimon Glass debug("Giving up in sdram_initialize: No MRC data\n"); 171*65dd74a6SSimon Glass outb(0x6, PORT_RESET); 172*65dd74a6SSimon Glass cpu_hlt(); 173*65dd74a6SSimon Glass } 174*65dd74a6SSimon Glass 175*65dd74a6SSimon Glass /* Pass console handler in pei_data */ 176*65dd74a6SSimon Glass pei_data->tx_byte = console_tx_byte; 177*65dd74a6SSimon Glass 178*65dd74a6SSimon Glass debug("PEI data at %p, size %x:\n", pei_data, sizeof(*pei_data)); 179*65dd74a6SSimon Glass 180*65dd74a6SSimon Glass data = (char *)CONFIG_X86_MRC_START; 181*65dd74a6SSimon Glass if (data) { 182*65dd74a6SSimon Glass int rv; 183*65dd74a6SSimon Glass int (*func)(struct pei_data *); 184*65dd74a6SSimon Glass 185*65dd74a6SSimon Glass debug("Calling MRC at %p\n", data); 186*65dd74a6SSimon Glass post_code(POST_PRE_MRC); 187*65dd74a6SSimon Glass func = (int (*)(struct pei_data *))data; 188*65dd74a6SSimon Glass rv = func(pei_data); 189*65dd74a6SSimon Glass post_code(POST_MRC); 190*65dd74a6SSimon Glass if (rv) { 191*65dd74a6SSimon Glass switch (rv) { 192*65dd74a6SSimon Glass case -1: 193*65dd74a6SSimon Glass printf("PEI version mismatch.\n"); 194*65dd74a6SSimon Glass break; 195*65dd74a6SSimon Glass case -2: 196*65dd74a6SSimon Glass printf("Invalid memory frequency.\n"); 197*65dd74a6SSimon Glass break; 198*65dd74a6SSimon Glass default: 199*65dd74a6SSimon Glass printf("MRC returned %x.\n", rv); 200*65dd74a6SSimon Glass } 201*65dd74a6SSimon Glass printf("Nonzero MRC return value.\n"); 202*65dd74a6SSimon Glass return -EFAULT; 203*65dd74a6SSimon Glass } 204*65dd74a6SSimon Glass } else { 205*65dd74a6SSimon Glass printf("UEFI PEI System Agent not found.\n"); 206*65dd74a6SSimon Glass return -ENOSYS; 207*65dd74a6SSimon Glass } 208*65dd74a6SSimon Glass 209*65dd74a6SSimon Glass #if CONFIG_USBDEBUG 210*65dd74a6SSimon Glass /* mrc.bin reconfigures USB, so reinit it to have debug */ 211*65dd74a6SSimon Glass early_usbdebug_init(); 212*65dd74a6SSimon Glass #endif 213*65dd74a6SSimon Glass 214*65dd74a6SSimon Glass version = readl(MCHBAR_REG(0x5034)); 215*65dd74a6SSimon Glass debug("System Agent Version %d.%d.%d Build %d\n", 216*65dd74a6SSimon Glass version >> 24 , (version >> 16) & 0xff, 217*65dd74a6SSimon Glass (version >> 8) & 0xff, version & 0xff); 218*65dd74a6SSimon Glass 219*65dd74a6SSimon Glass /* 220*65dd74a6SSimon Glass * Send ME init done for SandyBridge here. This is done inside the 221*65dd74a6SSimon Glass * SystemAgent binary on IvyBridge 222*65dd74a6SSimon Glass */ 223*65dd74a6SSimon Glass done = pci_read_config32(PCH_DEV, PCI_DEVICE_ID); 224*65dd74a6SSimon Glass done &= BASE_REV_MASK; 225*65dd74a6SSimon Glass if (BASE_REV_SNB == done) 226*65dd74a6SSimon Glass intel_early_me_init_done(ME_INIT_STATUS_SUCCESS); 227*65dd74a6SSimon Glass else 228*65dd74a6SSimon Glass intel_early_me_status(); 229*65dd74a6SSimon Glass 230*65dd74a6SSimon Glass post_system_agent_init(pei_data); 231*65dd74a6SSimon Glass report_memory_config(); 232*65dd74a6SSimon Glass 233*65dd74a6SSimon Glass return 0; 234*65dd74a6SSimon Glass } 235*65dd74a6SSimon Glass 236*65dd74a6SSimon Glass static int copy_spd(struct pei_data *peid) 237*65dd74a6SSimon Glass { 238*65dd74a6SSimon Glass const int gpio_vector[] = {41, 42, 43, 10, -1}; 239*65dd74a6SSimon Glass int spd_index; 240*65dd74a6SSimon Glass const void *blob = gd->fdt_blob; 241*65dd74a6SSimon Glass int node, spd_node; 242*65dd74a6SSimon Glass int ret, i; 243*65dd74a6SSimon Glass 244*65dd74a6SSimon Glass for (i = 0; ; i++) { 245*65dd74a6SSimon Glass if (gpio_vector[i] == -1) 246*65dd74a6SSimon Glass break; 247*65dd74a6SSimon Glass ret = gpio_requestf(gpio_vector[i], "spd_id%d", i); 248*65dd74a6SSimon Glass if (ret) { 249*65dd74a6SSimon Glass debug("%s: Could not request gpio %d\n", __func__, 250*65dd74a6SSimon Glass gpio_vector[i]); 251*65dd74a6SSimon Glass return ret; 252*65dd74a6SSimon Glass } 253*65dd74a6SSimon Glass } 254*65dd74a6SSimon Glass spd_index = gpio_get_values_as_int(gpio_vector); 255*65dd74a6SSimon Glass debug("spd index %d\n", spd_index); 256*65dd74a6SSimon Glass node = fdtdec_next_compatible(blob, 0, COMPAT_MEMORY_SPD); 257*65dd74a6SSimon Glass if (node < 0) { 258*65dd74a6SSimon Glass printf("SPD data not found.\n"); 259*65dd74a6SSimon Glass return -ENOENT; 260*65dd74a6SSimon Glass } 261*65dd74a6SSimon Glass 262*65dd74a6SSimon Glass for (spd_node = fdt_first_subnode(blob, node); 263*65dd74a6SSimon Glass spd_node > 0; 264*65dd74a6SSimon Glass spd_node = fdt_next_subnode(blob, spd_node)) { 265*65dd74a6SSimon Glass const char *data; 266*65dd74a6SSimon Glass int len; 267*65dd74a6SSimon Glass 268*65dd74a6SSimon Glass if (fdtdec_get_int(blob, spd_node, "reg", -1) != spd_index) 269*65dd74a6SSimon Glass continue; 270*65dd74a6SSimon Glass data = fdt_getprop(blob, spd_node, "data", &len); 271*65dd74a6SSimon Glass if (len < sizeof(peid->spd_data[0])) { 272*65dd74a6SSimon Glass printf("Missing SPD data\n"); 273*65dd74a6SSimon Glass return -EINVAL; 274*65dd74a6SSimon Glass } 275*65dd74a6SSimon Glass 276*65dd74a6SSimon Glass debug("Using SDRAM SPD data for '%s'\n", 277*65dd74a6SSimon Glass fdt_get_name(blob, spd_node, NULL)); 278*65dd74a6SSimon Glass memcpy(peid->spd_data[0], data, sizeof(peid->spd_data[0])); 279*65dd74a6SSimon Glass break; 280*65dd74a6SSimon Glass } 281*65dd74a6SSimon Glass 282*65dd74a6SSimon Glass if (spd_node < 0) { 283*65dd74a6SSimon Glass printf("No SPD data found for index %d\n", spd_index); 284*65dd74a6SSimon Glass return -ENOENT; 285*65dd74a6SSimon Glass } 286*65dd74a6SSimon Glass 287*65dd74a6SSimon Glass return 0; 288*65dd74a6SSimon Glass } 289*65dd74a6SSimon Glass 290*65dd74a6SSimon Glass /** 291*65dd74a6SSimon Glass * add_memory_area() - Add a new usable memory area to our list 292*65dd74a6SSimon Glass * 293*65dd74a6SSimon Glass * Note: @start and @end must not span the first 4GB boundary 294*65dd74a6SSimon Glass * 295*65dd74a6SSimon Glass * @info: Place to store memory info 296*65dd74a6SSimon Glass * @start: Start of this memory area 297*65dd74a6SSimon Glass * @end: End of this memory area + 1 298*65dd74a6SSimon Glass */ 299*65dd74a6SSimon Glass static int add_memory_area(struct memory_info *info, 300*65dd74a6SSimon Glass uint64_t start, uint64_t end) 301*65dd74a6SSimon Glass { 302*65dd74a6SSimon Glass struct memory_area *ptr; 303*65dd74a6SSimon Glass 304*65dd74a6SSimon Glass if (info->num_areas == CONFIG_NR_DRAM_BANKS) 305*65dd74a6SSimon Glass return -ENOSPC; 306*65dd74a6SSimon Glass 307*65dd74a6SSimon Glass ptr = &info->area[info->num_areas]; 308*65dd74a6SSimon Glass ptr->start = start; 309*65dd74a6SSimon Glass ptr->size = end - start; 310*65dd74a6SSimon Glass info->total_memory += ptr->size; 311*65dd74a6SSimon Glass if (ptr->start < (1ULL << 32)) 312*65dd74a6SSimon Glass info->total_32bit_memory += ptr->size; 313*65dd74a6SSimon Glass debug("%d: memory %llx size %llx, total now %llx / %llx\n", 314*65dd74a6SSimon Glass info->num_areas, ptr->start, ptr->size, 315*65dd74a6SSimon Glass info->total_32bit_memory, info->total_memory); 316*65dd74a6SSimon Glass info->num_areas++; 317*65dd74a6SSimon Glass 318*65dd74a6SSimon Glass return 0; 319*65dd74a6SSimon Glass } 320*65dd74a6SSimon Glass 321*65dd74a6SSimon Glass /** 322*65dd74a6SSimon Glass * sdram_find() - Find available memory 323*65dd74a6SSimon Glass * 324*65dd74a6SSimon Glass * This is a bit complicated since on x86 there are system memory holes all 325*65dd74a6SSimon Glass * over the place. We create a list of available memory blocks 326*65dd74a6SSimon Glass */ 327*65dd74a6SSimon Glass static int sdram_find(pci_dev_t dev) 328*65dd74a6SSimon Glass { 329*65dd74a6SSimon Glass struct memory_info *info = &gd->arch.meminfo; 330*65dd74a6SSimon Glass uint32_t tseg_base, uma_size, tolud; 331*65dd74a6SSimon Glass uint64_t tom, me_base, touud; 332*65dd74a6SSimon Glass uint64_t uma_memory_base = 0; 333*65dd74a6SSimon Glass uint64_t uma_memory_size; 334*65dd74a6SSimon Glass unsigned long long tomk; 335*65dd74a6SSimon Glass uint16_t ggc; 336*65dd74a6SSimon Glass 337*65dd74a6SSimon Glass /* Total Memory 2GB example: 338*65dd74a6SSimon Glass * 339*65dd74a6SSimon Glass * 00000000 0000MB-1992MB 1992MB RAM (writeback) 340*65dd74a6SSimon Glass * 7c800000 1992MB-2000MB 8MB TSEG (SMRR) 341*65dd74a6SSimon Glass * 7d000000 2000MB-2002MB 2MB GFX GTT (uncached) 342*65dd74a6SSimon Glass * 7d200000 2002MB-2034MB 32MB GFX UMA (uncached) 343*65dd74a6SSimon Glass * 7f200000 2034MB TOLUD 344*65dd74a6SSimon Glass * 7f800000 2040MB MEBASE 345*65dd74a6SSimon Glass * 7f800000 2040MB-2048MB 8MB ME UMA (uncached) 346*65dd74a6SSimon Glass * 80000000 2048MB TOM 347*65dd74a6SSimon Glass * 100000000 4096MB-4102MB 6MB RAM (writeback) 348*65dd74a6SSimon Glass * 349*65dd74a6SSimon Glass * Total Memory 4GB example: 350*65dd74a6SSimon Glass * 351*65dd74a6SSimon Glass * 00000000 0000MB-2768MB 2768MB RAM (writeback) 352*65dd74a6SSimon Glass * ad000000 2768MB-2776MB 8MB TSEG (SMRR) 353*65dd74a6SSimon Glass * ad800000 2776MB-2778MB 2MB GFX GTT (uncached) 354*65dd74a6SSimon Glass * ada00000 2778MB-2810MB 32MB GFX UMA (uncached) 355*65dd74a6SSimon Glass * afa00000 2810MB TOLUD 356*65dd74a6SSimon Glass * ff800000 4088MB MEBASE 357*65dd74a6SSimon Glass * ff800000 4088MB-4096MB 8MB ME UMA (uncached) 358*65dd74a6SSimon Glass * 100000000 4096MB TOM 359*65dd74a6SSimon Glass * 100000000 4096MB-5374MB 1278MB RAM (writeback) 360*65dd74a6SSimon Glass * 14fe00000 5368MB TOUUD 361*65dd74a6SSimon Glass */ 362*65dd74a6SSimon Glass 363*65dd74a6SSimon Glass /* Top of Upper Usable DRAM, including remap */ 364*65dd74a6SSimon Glass touud = pci_read_config32(dev, TOUUD+4); 365*65dd74a6SSimon Glass touud <<= 32; 366*65dd74a6SSimon Glass touud |= pci_read_config32(dev, TOUUD); 367*65dd74a6SSimon Glass 368*65dd74a6SSimon Glass /* Top of Lower Usable DRAM */ 369*65dd74a6SSimon Glass tolud = pci_read_config32(dev, TOLUD); 370*65dd74a6SSimon Glass 371*65dd74a6SSimon Glass /* Top of Memory - does not account for any UMA */ 372*65dd74a6SSimon Glass tom = pci_read_config32(dev, 0xa4); 373*65dd74a6SSimon Glass tom <<= 32; 374*65dd74a6SSimon Glass tom |= pci_read_config32(dev, 0xa0); 375*65dd74a6SSimon Glass 376*65dd74a6SSimon Glass debug("TOUUD %llx TOLUD %08x TOM %llx\n", touud, tolud, tom); 377*65dd74a6SSimon Glass 378*65dd74a6SSimon Glass /* ME UMA needs excluding if total memory <4GB */ 379*65dd74a6SSimon Glass me_base = pci_read_config32(dev, 0x74); 380*65dd74a6SSimon Glass me_base <<= 32; 381*65dd74a6SSimon Glass me_base |= pci_read_config32(dev, 0x70); 382*65dd74a6SSimon Glass 383*65dd74a6SSimon Glass debug("MEBASE %llx\n", me_base); 384*65dd74a6SSimon Glass 385*65dd74a6SSimon Glass /* TODO: Get rid of all this shifting by 10 bits */ 386*65dd74a6SSimon Glass tomk = tolud >> 10; 387*65dd74a6SSimon Glass if (me_base == tolud) { 388*65dd74a6SSimon Glass /* ME is from MEBASE-TOM */ 389*65dd74a6SSimon Glass uma_size = (tom - me_base) >> 10; 390*65dd74a6SSimon Glass /* Increment TOLUD to account for ME as RAM */ 391*65dd74a6SSimon Glass tolud += uma_size << 10; 392*65dd74a6SSimon Glass /* UMA starts at old TOLUD */ 393*65dd74a6SSimon Glass uma_memory_base = tomk * 1024ULL; 394*65dd74a6SSimon Glass uma_memory_size = uma_size * 1024ULL; 395*65dd74a6SSimon Glass debug("ME UMA base %llx size %uM\n", me_base, uma_size >> 10); 396*65dd74a6SSimon Glass } 397*65dd74a6SSimon Glass 398*65dd74a6SSimon Glass /* Graphics memory comes next */ 399*65dd74a6SSimon Glass ggc = pci_read_config16(dev, GGC); 400*65dd74a6SSimon Glass if (!(ggc & 2)) { 401*65dd74a6SSimon Glass debug("IGD decoded, subtracting "); 402*65dd74a6SSimon Glass 403*65dd74a6SSimon Glass /* Graphics memory */ 404*65dd74a6SSimon Glass uma_size = ((ggc >> 3) & 0x1f) * 32 * 1024ULL; 405*65dd74a6SSimon Glass debug("%uM UMA", uma_size >> 10); 406*65dd74a6SSimon Glass tomk -= uma_size; 407*65dd74a6SSimon Glass uma_memory_base = tomk * 1024ULL; 408*65dd74a6SSimon Glass uma_memory_size += uma_size * 1024ULL; 409*65dd74a6SSimon Glass 410*65dd74a6SSimon Glass /* GTT Graphics Stolen Memory Size (GGMS) */ 411*65dd74a6SSimon Glass uma_size = ((ggc >> 8) & 0x3) * 1024ULL; 412*65dd74a6SSimon Glass tomk -= uma_size; 413*65dd74a6SSimon Glass uma_memory_base = tomk * 1024ULL; 414*65dd74a6SSimon Glass uma_memory_size += uma_size * 1024ULL; 415*65dd74a6SSimon Glass debug(" and %uM GTT\n", uma_size >> 10); 416*65dd74a6SSimon Glass } 417*65dd74a6SSimon Glass 418*65dd74a6SSimon Glass /* Calculate TSEG size from its base which must be below GTT */ 419*65dd74a6SSimon Glass tseg_base = pci_read_config32(dev, 0xb8); 420*65dd74a6SSimon Glass uma_size = (uma_memory_base - tseg_base) >> 10; 421*65dd74a6SSimon Glass tomk -= uma_size; 422*65dd74a6SSimon Glass uma_memory_base = tomk * 1024ULL; 423*65dd74a6SSimon Glass uma_memory_size += uma_size * 1024ULL; 424*65dd74a6SSimon Glass debug("TSEG base 0x%08x size %uM\n", tseg_base, uma_size >> 10); 425*65dd74a6SSimon Glass 426*65dd74a6SSimon Glass debug("Available memory below 4GB: %lluM\n", tomk >> 10); 427*65dd74a6SSimon Glass 428*65dd74a6SSimon Glass /* Report the memory regions */ 429*65dd74a6SSimon Glass add_memory_area(info, 1 << 20, 2 << 28); 430*65dd74a6SSimon Glass add_memory_area(info, (2 << 28) + (2 << 20), 4 << 28); 431*65dd74a6SSimon Glass add_memory_area(info, (4 << 28) + (2 << 20), tseg_base); 432*65dd74a6SSimon Glass add_memory_area(info, 1ULL << 32, touud); 433*65dd74a6SSimon Glass /* 434*65dd74a6SSimon Glass * If >= 4GB installed then memory from TOLUD to 4GB 435*65dd74a6SSimon Glass * is remapped above TOM, TOUUD will account for both 436*65dd74a6SSimon Glass */ 437*65dd74a6SSimon Glass if (touud > (1ULL << 32ULL)) { 438*65dd74a6SSimon Glass debug("Available memory above 4GB: %lluM\n", 439*65dd74a6SSimon Glass (touud >> 20) - 4096); 440*65dd74a6SSimon Glass } 441*65dd74a6SSimon Glass 442*65dd74a6SSimon Glass return 0; 443*65dd74a6SSimon Glass } 444*65dd74a6SSimon Glass 445*65dd74a6SSimon Glass static void rcba_config(void) 446*65dd74a6SSimon Glass { 447*65dd74a6SSimon Glass /* 448*65dd74a6SSimon Glass * GFX INTA -> PIRQA (MSI) 449*65dd74a6SSimon Glass * D28IP_P3IP WLAN INTA -> PIRQB 450*65dd74a6SSimon Glass * D29IP_E1P EHCI1 INTA -> PIRQD 451*65dd74a6SSimon Glass * D26IP_E2P EHCI2 INTA -> PIRQF 452*65dd74a6SSimon Glass * D31IP_SIP SATA INTA -> PIRQF (MSI) 453*65dd74a6SSimon Glass * D31IP_SMIP SMBUS INTB -> PIRQH 454*65dd74a6SSimon Glass * D31IP_TTIP THRT INTC -> PIRQA 455*65dd74a6SSimon Glass * D27IP_ZIP HDA INTA -> PIRQA (MSI) 456*65dd74a6SSimon Glass * 457*65dd74a6SSimon Glass * TRACKPAD -> PIRQE (Edge Triggered) 458*65dd74a6SSimon Glass * TOUCHSCREEN -> PIRQG (Edge Triggered) 459*65dd74a6SSimon Glass */ 460*65dd74a6SSimon Glass 461*65dd74a6SSimon Glass /* Device interrupt pin register (board specific) */ 462*65dd74a6SSimon Glass writel((INTC << D31IP_TTIP) | (NOINT << D31IP_SIP2) | 463*65dd74a6SSimon Glass (INTB << D31IP_SMIP) | (INTA << D31IP_SIP), RCB_REG(D31IP)); 464*65dd74a6SSimon Glass writel(NOINT << D30IP_PIP, RCB_REG(D30IP)); 465*65dd74a6SSimon Glass writel(INTA << D29IP_E1P, RCB_REG(D29IP)); 466*65dd74a6SSimon Glass writel(INTA << D28IP_P3IP, RCB_REG(D28IP)); 467*65dd74a6SSimon Glass writel(INTA << D27IP_ZIP, RCB_REG(D27IP)); 468*65dd74a6SSimon Glass writel(INTA << D26IP_E2P, RCB_REG(D26IP)); 469*65dd74a6SSimon Glass writel(NOINT << D25IP_LIP, RCB_REG(D25IP)); 470*65dd74a6SSimon Glass writel(NOINT << D22IP_MEI1IP, RCB_REG(D22IP)); 471*65dd74a6SSimon Glass 472*65dd74a6SSimon Glass /* Device interrupt route registers */ 473*65dd74a6SSimon Glass writel(DIR_ROUTE(PIRQB, PIRQH, PIRQA, PIRQC), RCB_REG(D31IR)); 474*65dd74a6SSimon Glass writel(DIR_ROUTE(PIRQD, PIRQE, PIRQF, PIRQG), RCB_REG(D29IR)); 475*65dd74a6SSimon Glass writel(DIR_ROUTE(PIRQB, PIRQC, PIRQD, PIRQE), RCB_REG(D28IR)); 476*65dd74a6SSimon Glass writel(DIR_ROUTE(PIRQA, PIRQH, PIRQA, PIRQB), RCB_REG(D27IR)); 477*65dd74a6SSimon Glass writel(DIR_ROUTE(PIRQF, PIRQE, PIRQG, PIRQH), RCB_REG(D26IR)); 478*65dd74a6SSimon Glass writel(DIR_ROUTE(PIRQA, PIRQB, PIRQC, PIRQD), RCB_REG(D25IR)); 479*65dd74a6SSimon Glass writel(DIR_ROUTE(PIRQA, PIRQB, PIRQC, PIRQD), RCB_REG(D22IR)); 480*65dd74a6SSimon Glass 481*65dd74a6SSimon Glass /* Enable IOAPIC (generic) */ 482*65dd74a6SSimon Glass writew(0x0100, RCB_REG(OIC)); 483*65dd74a6SSimon Glass /* PCH BWG says to read back the IOAPIC enable register */ 484*65dd74a6SSimon Glass (void)readw(RCB_REG(OIC)); 485*65dd74a6SSimon Glass 486*65dd74a6SSimon Glass /* Disable unused devices (board specific) */ 487*65dd74a6SSimon Glass setbits_le32(RCB_REG(FD), PCH_DISABLE_ALWAYS); 488*65dd74a6SSimon Glass } 4898ef07571SSimon Glass 4908ef07571SSimon Glass int dram_init(void) 4918ef07571SSimon Glass { 492*65dd74a6SSimon Glass struct pei_data pei_data __aligned(8) = { 493*65dd74a6SSimon Glass .pei_version = PEI_VERSION, 494*65dd74a6SSimon Glass .mchbar = DEFAULT_MCHBAR, 495*65dd74a6SSimon Glass .dmibar = DEFAULT_DMIBAR, 496*65dd74a6SSimon Glass .epbar = DEFAULT_EPBAR, 497*65dd74a6SSimon Glass .pciexbar = CONFIG_MMCONF_BASE_ADDRESS, 498*65dd74a6SSimon Glass .smbusbar = SMBUS_IO_BASE, 499*65dd74a6SSimon Glass .wdbbar = 0x4000000, 500*65dd74a6SSimon Glass .wdbsize = 0x1000, 501*65dd74a6SSimon Glass .hpet_address = CONFIG_HPET_ADDRESS, 502*65dd74a6SSimon Glass .rcba = DEFAULT_RCBABASE, 503*65dd74a6SSimon Glass .pmbase = DEFAULT_PMBASE, 504*65dd74a6SSimon Glass .gpiobase = DEFAULT_GPIOBASE, 505*65dd74a6SSimon Glass .thermalbase = 0xfed08000, 506*65dd74a6SSimon Glass .system_type = 0, /* 0 Mobile, 1 Desktop/Server */ 507*65dd74a6SSimon Glass .tseg_size = CONFIG_SMM_TSEG_SIZE, 508*65dd74a6SSimon Glass .ts_addresses = { 0x00, 0x00, 0x00, 0x00 }, 509*65dd74a6SSimon Glass .ec_present = 1, 510*65dd74a6SSimon Glass .ddr3lv_support = 1, 511*65dd74a6SSimon Glass /* 512*65dd74a6SSimon Glass * 0 = leave channel enabled 513*65dd74a6SSimon Glass * 1 = disable dimm 0 on channel 514*65dd74a6SSimon Glass * 2 = disable dimm 1 on channel 515*65dd74a6SSimon Glass * 3 = disable dimm 0+1 on channel 516*65dd74a6SSimon Glass */ 517*65dd74a6SSimon Glass .dimm_channel0_disabled = 2, 518*65dd74a6SSimon Glass .dimm_channel1_disabled = 2, 519*65dd74a6SSimon Glass .max_ddr3_freq = 1600, 520*65dd74a6SSimon Glass .usb_port_config = { 521*65dd74a6SSimon Glass /* 522*65dd74a6SSimon Glass * Empty and onboard Ports 0-7, set to un-used pin 523*65dd74a6SSimon Glass * OC3 524*65dd74a6SSimon Glass */ 525*65dd74a6SSimon Glass { 0, 3, 0x0000 }, /* P0= Empty */ 526*65dd74a6SSimon Glass { 1, 0, 0x0040 }, /* P1= Left USB 1 (OC0) */ 527*65dd74a6SSimon Glass { 1, 1, 0x0040 }, /* P2= Left USB 2 (OC1) */ 528*65dd74a6SSimon Glass { 1, 3, 0x0040 }, /* P3= SDCARD (no OC) */ 529*65dd74a6SSimon Glass { 0, 3, 0x0000 }, /* P4= Empty */ 530*65dd74a6SSimon Glass { 1, 3, 0x0040 }, /* P5= WWAN (no OC) */ 531*65dd74a6SSimon Glass { 0, 3, 0x0000 }, /* P6= Empty */ 532*65dd74a6SSimon Glass { 0, 3, 0x0000 }, /* P7= Empty */ 533*65dd74a6SSimon Glass /* 534*65dd74a6SSimon Glass * Empty and onboard Ports 8-13, set to un-used pin 535*65dd74a6SSimon Glass * OC4 536*65dd74a6SSimon Glass */ 537*65dd74a6SSimon Glass { 1, 4, 0x0040 }, /* P8= Camera (no OC) */ 538*65dd74a6SSimon Glass { 1, 4, 0x0040 }, /* P9= Bluetooth (no OC) */ 539*65dd74a6SSimon Glass { 0, 4, 0x0000 }, /* P10= Empty */ 540*65dd74a6SSimon Glass { 0, 4, 0x0000 }, /* P11= Empty */ 541*65dd74a6SSimon Glass { 0, 4, 0x0000 }, /* P12= Empty */ 542*65dd74a6SSimon Glass { 0, 4, 0x0000 }, /* P13= Empty */ 543*65dd74a6SSimon Glass }, 544*65dd74a6SSimon Glass }; 545*65dd74a6SSimon Glass pci_dev_t dev = PCI_BDF(0, 0, 0); 546*65dd74a6SSimon Glass int ret; 547*65dd74a6SSimon Glass 548*65dd74a6SSimon Glass debug("Boot mode %d\n", gd->arch.pei_boot_mode); 549*65dd74a6SSimon Glass debug("mcr_input %p\n", pei_data.mrc_input); 550*65dd74a6SSimon Glass pei_data.boot_mode = gd->arch.pei_boot_mode; 551*65dd74a6SSimon Glass ret = copy_spd(&pei_data); 552*65dd74a6SSimon Glass if (!ret) 553*65dd74a6SSimon Glass ret = sdram_initialise(&pei_data); 554*65dd74a6SSimon Glass if (ret) 555*65dd74a6SSimon Glass return ret; 556*65dd74a6SSimon Glass 557*65dd74a6SSimon Glass rcba_config(); 558*65dd74a6SSimon Glass quick_ram_check(); 559*65dd74a6SSimon Glass 560*65dd74a6SSimon Glass writew(0xCAFE, MCHBAR_REG(SSKPD)); 561*65dd74a6SSimon Glass 562*65dd74a6SSimon Glass post_code(POST_DRAM); 563*65dd74a6SSimon Glass 564*65dd74a6SSimon Glass ret = sdram_find(dev); 565*65dd74a6SSimon Glass if (ret) 566*65dd74a6SSimon Glass return ret; 567*65dd74a6SSimon Glass 568*65dd74a6SSimon Glass gd->ram_size = gd->arch.meminfo.total_32bit_memory; 5698ef07571SSimon Glass 5708ef07571SSimon Glass return 0; 5718ef07571SSimon Glass } 572