1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */ 2819833afSPeter Tyser /* 3819833afSPeter Tyser * (C) Copyright 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org> 4819833afSPeter Tyser */ 5819833afSPeter Tyser 6819833afSPeter Tyser #ifndef _ASM_CPU_SH4_H_ 7819833afSPeter Tyser #define _ASM_CPU_SH4_H_ 8819833afSPeter Tyser 9819833afSPeter Tyser /* cache control */ 10819833afSPeter Tyser #define CCR_CACHE_STOP 0x00000808 11819833afSPeter Tyser #define CCR_CACHE_ENABLE 0x00000101 12819833afSPeter Tyser #define CCR_CACHE_ICI 0x00000800 13819833afSPeter Tyser 14819833afSPeter Tyser #define CACHE_OC_ADDRESS_ARRAY 0xf4000000 15819833afSPeter Tyser 16819833afSPeter Tyser #if defined (CONFIG_CPU_SH7750) || \ 17819833afSPeter Tyser defined(CONFIG_CPU_SH7751) 18819833afSPeter Tyser #define CACHE_OC_WAY_SHIFT 14 19819833afSPeter Tyser #define CACHE_OC_NUM_ENTRIES 512 20819833afSPeter Tyser #else 21819833afSPeter Tyser #define CACHE_OC_WAY_SHIFT 13 22819833afSPeter Tyser #define CACHE_OC_NUM_ENTRIES 256 23819833afSPeter Tyser #endif 24819833afSPeter Tyser #define CACHE_OC_ENTRY_SHIFT 5 25819833afSPeter Tyser 26819833afSPeter Tyser #if defined (CONFIG_CPU_SH7750) || \ 27819833afSPeter Tyser defined(CONFIG_CPU_SH7751) 28819833afSPeter Tyser # include <asm/cpu_sh7750.h> 29819833afSPeter Tyser #elif defined (CONFIG_CPU_SH7722) 30819833afSPeter Tyser # include <asm/cpu_sh7722.h> 31819833afSPeter Tyser #elif defined (CONFIG_CPU_SH7723) 32819833afSPeter Tyser # include <asm/cpu_sh7723.h> 33bead86a8SNobuhiro Iwamatsu #elif defined (CONFIG_CPU_SH7724) 34bead86a8SNobuhiro Iwamatsu # include <asm/cpu_sh7724.h> 352a57e7ecSNobuhiro Iwamatsu #elif defined (CONFIG_CPU_SH7734) 362a57e7ecSNobuhiro Iwamatsu # include <asm/cpu_sh7734.h> 371a2621baSYoshihiro Shimoda #elif defined (CONFIG_CPU_SH7752) 381a2621baSYoshihiro Shimoda # include <asm/cpu_sh7752.h> 39320cf350SYoshihiro Shimoda #elif defined (CONFIG_CPU_SH7753) 40320cf350SYoshihiro Shimoda # include <asm/cpu_sh7753.h> 418e9c897bSYoshihiro Shimoda #elif defined (CONFIG_CPU_SH7757) 428e9c897bSYoshihiro Shimoda # include <asm/cpu_sh7757.h> 43819833afSPeter Tyser #elif defined (CONFIG_CPU_SH7763) 44819833afSPeter Tyser # include <asm/cpu_sh7763.h> 45819833afSPeter Tyser #elif defined (CONFIG_CPU_SH7780) 46819833afSPeter Tyser # include <asm/cpu_sh7780.h> 47819833afSPeter Tyser #elif defined (CONFIG_CPU_SH7785) 48819833afSPeter Tyser # include <asm/cpu_sh7785.h> 49819833afSPeter Tyser #else 50819833afSPeter Tyser # error "Unknown SH4 variant" 51819833afSPeter Tyser #endif 52819833afSPeter Tyser 53819833afSPeter Tyser #if defined(CONFIG_SH_32BIT) 54819833afSPeter Tyser #define PMB_ADDR_ARRAY 0xf6100000 55819833afSPeter Tyser #define PMB_ADDR_ENTRY 8 56819833afSPeter Tyser #define PMB_VPN 24 57819833afSPeter Tyser 58819833afSPeter Tyser #define PMB_DATA_ARRAY 0xf7100000 59819833afSPeter Tyser #define PMB_DATA_ENTRY 8 60819833afSPeter Tyser #define PMB_PPN 24 61819833afSPeter Tyser #define PMB_UB 9 /* Buffered write */ 62819833afSPeter Tyser #define PMB_V 8 /* Valid */ 63819833afSPeter Tyser #define PMB_SZ1 7 /* Page size (upper bit) */ 64819833afSPeter Tyser #define PMB_SZ0 4 /* Page size (lower bit) */ 65819833afSPeter Tyser #define PMB_C 3 /* Cacheability */ 66819833afSPeter Tyser #define PMB_WT 0 /* Write-through */ 67819833afSPeter Tyser 68819833afSPeter Tyser #define PMB_ADDR_BASE(entry) (PMB_ADDR_ARRAY + (entry << PMB_ADDR_ENTRY)) 69819833afSPeter Tyser #define PMB_DATA_BASE(entry) (PMB_DATA_ARRAY + (entry << PMB_DATA_ENTRY)) 70819833afSPeter Tyser #define mk_pmb_addr_val(vpn) ((vpn << PMB_VPN)) 71819833afSPeter Tyser #define mk_pmb_data_val(ppn, ub, v, sz1, sz0, c, wt) \ 72819833afSPeter Tyser ((ppn << PMB_PPN) | (ub << PMB_UB) | \ 73819833afSPeter Tyser (v << PMB_V) | (sz1 << PMB_SZ1) | \ 74819833afSPeter Tyser (sz0 << PMB_SZ0) | (c << PMB_C) | \ 75819833afSPeter Tyser (wt << PMB_WT)) 76819833afSPeter Tyser #endif 77819833afSPeter Tyser 78819833afSPeter Tyser #endif /* _ASM_CPU_SH4_H_ */ 79