1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2a47a12beSStefan Roese /*
319a8dbdcSPrabhakar Kushwaha * Copyright 2009-2012 Freescale Semiconductor, Inc.
4a47a12beSStefan Roese *
5a47a12beSStefan Roese * This file is derived from arch/powerpc/cpu/mpc85xx/cpu.c and
6a47a12beSStefan Roese * arch/powerpc/cpu/mpc86xx/cpu.c. Basically this file contains
7a47a12beSStefan Roese * cpu specific common code for 85xx/86xx processors.
8a47a12beSStefan Roese */
9a47a12beSStefan Roese
10a47a12beSStefan Roese #include <config.h>
11a47a12beSStefan Roese #include <common.h>
12a47a12beSStefan Roese #include <command.h>
13a47a12beSStefan Roese #include <tsec.h>
14c916d7c9SKumar Gala #include <fm_eth.h>
15a47a12beSStefan Roese #include <netdev.h>
16a47a12beSStefan Roese #include <asm/cache.h>
17a47a12beSStefan Roese #include <asm/io.h>
187e40e4beSCodrin Ciubotariu #include <vsc9953.h>
19a47a12beSStefan Roese
20a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
21a47a12beSStefan Roese
222ed2e912SKim Phillips static struct cpu_type cpu_type_list[] = {
23a47a12beSStefan Roese #if defined(CONFIG_MPC85xx)
24a47a12beSStefan Roese CPU_TYPE_ENTRY(8533, 8533, 1),
25a47a12beSStefan Roese CPU_TYPE_ENTRY(8535, 8535, 1),
26a47a12beSStefan Roese CPU_TYPE_ENTRY(8536, 8536, 1),
27a47a12beSStefan Roese CPU_TYPE_ENTRY(8540, 8540, 1),
28a47a12beSStefan Roese CPU_TYPE_ENTRY(8541, 8541, 1),
29a47a12beSStefan Roese CPU_TYPE_ENTRY(8543, 8543, 1),
30a47a12beSStefan Roese CPU_TYPE_ENTRY(8544, 8544, 1),
31a47a12beSStefan Roese CPU_TYPE_ENTRY(8545, 8545, 1),
3248f6a5c3SYork Sun CPU_TYPE_ENTRY(8547, 8547, 1),
33a47a12beSStefan Roese CPU_TYPE_ENTRY(8548, 8548, 1),
34a47a12beSStefan Roese CPU_TYPE_ENTRY(8555, 8555, 1),
35a47a12beSStefan Roese CPU_TYPE_ENTRY(8560, 8560, 1),
36a47a12beSStefan Roese CPU_TYPE_ENTRY(8567, 8567, 1),
37a47a12beSStefan Roese CPU_TYPE_ENTRY(8568, 8568, 1),
38a47a12beSStefan Roese CPU_TYPE_ENTRY(8569, 8569, 1),
39a47a12beSStefan Roese CPU_TYPE_ENTRY(8572, 8572, 2),
40b8cdd014SPoonam Aggrwal CPU_TYPE_ENTRY(P1010, P1010, 1),
41a47a12beSStefan Roese CPU_TYPE_ENTRY(P1011, P1011, 1),
42a47a12beSStefan Roese CPU_TYPE_ENTRY(P1012, P1012, 1),
43a47a12beSStefan Roese CPU_TYPE_ENTRY(P1013, P1013, 1),
44b5debec5SPoonam Aggrwal CPU_TYPE_ENTRY(P1014, P1014, 1),
4567a719daSRoy Zang CPU_TYPE_ENTRY(P1017, P1017, 1),
46a47a12beSStefan Roese CPU_TYPE_ENTRY(P1020, P1020, 2),
47a47a12beSStefan Roese CPU_TYPE_ENTRY(P1021, P1021, 2),
48a47a12beSStefan Roese CPU_TYPE_ENTRY(P1022, P1022, 2),
4967a719daSRoy Zang CPU_TYPE_ENTRY(P1023, P1023, 2),
50093cffbeSKumar Gala CPU_TYPE_ENTRY(P1024, P1024, 2),
51093cffbeSKumar Gala CPU_TYPE_ENTRY(P1025, P1025, 2),
52a47a12beSStefan Roese CPU_TYPE_ENTRY(P2010, P2010, 1),
53a47a12beSStefan Roese CPU_TYPE_ENTRY(P2020, P2020, 2),
54f193e3daSKumar Gala CPU_TYPE_ENTRY(P2040, P2040, 4),
551f97987aSKumar Gala CPU_TYPE_ENTRY(P2041, P2041, 4),
56c26de2d8SKumar Gala CPU_TYPE_ENTRY(P3041, P3041, 4),
57a47a12beSStefan Roese CPU_TYPE_ENTRY(P4040, P4040, 4),
58a47a12beSStefan Roese CPU_TYPE_ENTRY(P4080, P4080, 8),
5919dbcc96SKumar Gala CPU_TYPE_ENTRY(P5010, P5010, 1),
6019dbcc96SKumar Gala CPU_TYPE_ENTRY(P5020, P5020, 2),
614905443fSTimur Tabi CPU_TYPE_ENTRY(P5021, P5021, 2),
624905443fSTimur Tabi CPU_TYPE_ENTRY(P5040, P5040, 4),
639e758758SYork Sun CPU_TYPE_ENTRY(T4240, T4240, 0),
649e758758SYork Sun CPU_TYPE_ENTRY(T4120, T4120, 0),
65b6240846SYork Sun CPU_TYPE_ENTRY(T4160, T4160, 0),
665122dfaeSShengzhou Liu CPU_TYPE_ENTRY(T4080, T4080, 4),
67d2404141SYork Sun CPU_TYPE_ENTRY(B4860, B4860, 0),
68d2404141SYork Sun CPU_TYPE_ENTRY(G4860, G4860, 0),
69d2404141SYork Sun CPU_TYPE_ENTRY(B4440, B4440, 0),
709c3fdd88SShaveta Leekha CPU_TYPE_ENTRY(B4460, B4460, 0),
71d2404141SYork Sun CPU_TYPE_ENTRY(G4440, G4440, 0),
72d2404141SYork Sun CPU_TYPE_ENTRY(B4420, B4420, 0),
73d2404141SYork Sun CPU_TYPE_ENTRY(B4220, B4220, 0),
745f208d11SYork Sun CPU_TYPE_ENTRY(T1040, T1040, 0),
755f208d11SYork Sun CPU_TYPE_ENTRY(T1041, T1041, 0),
765f208d11SYork Sun CPU_TYPE_ENTRY(T1042, T1042, 0),
775f208d11SYork Sun CPU_TYPE_ENTRY(T1020, T1020, 0),
785f208d11SYork Sun CPU_TYPE_ENTRY(T1021, T1021, 0),
795f208d11SYork Sun CPU_TYPE_ENTRY(T1022, T1022, 0),
80f6050790SShengzhou Liu CPU_TYPE_ENTRY(T1024, T1024, 0),
81f6050790SShengzhou Liu CPU_TYPE_ENTRY(T1023, T1023, 0),
82f6050790SShengzhou Liu CPU_TYPE_ENTRY(T1014, T1014, 0),
83f6050790SShengzhou Liu CPU_TYPE_ENTRY(T1013, T1013, 0),
84629d6b32SShengzhou Liu CPU_TYPE_ENTRY(T2080, T2080, 0),
85629d6b32SShengzhou Liu CPU_TYPE_ENTRY(T2081, T2081, 0),
8619a8dbdcSPrabhakar Kushwaha CPU_TYPE_ENTRY(BSC9130, 9130, 1),
8719a8dbdcSPrabhakar Kushwaha CPU_TYPE_ENTRY(BSC9131, 9131, 1),
8835fe948eSPrabhakar Kushwaha CPU_TYPE_ENTRY(BSC9132, 9132, 2),
8935fe948eSPrabhakar Kushwaha CPU_TYPE_ENTRY(BSC9232, 9232, 2),
903b75e982SMingkai Hu CPU_TYPE_ENTRY(C291, C291, 1),
913b75e982SMingkai Hu CPU_TYPE_ENTRY(C292, C292, 1),
923b75e982SMingkai Hu CPU_TYPE_ENTRY(C293, C293, 1),
93a47a12beSStefan Roese #elif defined(CONFIG_MPC86xx)
94a47a12beSStefan Roese CPU_TYPE_ENTRY(8610, 8610, 1),
95a47a12beSStefan Roese CPU_TYPE_ENTRY(8641, 8641, 2),
96a47a12beSStefan Roese CPU_TYPE_ENTRY(8641D, 8641D, 2),
97a47a12beSStefan Roese #endif
98a47a12beSStefan Roese };
99a47a12beSStefan Roese
100123bd96dSYork Sun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
init_type(u32 cluster,int init_id)101f6981439SYork Sun static inline u32 init_type(u32 cluster, int init_id)
102f6981439SYork Sun {
103f6981439SYork Sun ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
104f6981439SYork Sun u32 idx = (cluster >> (init_id * 8)) & TP_CLUSTER_INIT_MASK;
105f6981439SYork Sun u32 type = in_be32(&gur->tp_ityp[idx]);
106f6981439SYork Sun
107f6981439SYork Sun if (type & TP_ITYP_AV)
108f6981439SYork Sun return type;
109f6981439SYork Sun
110f6981439SYork Sun return 0;
111f6981439SYork Sun }
112f6981439SYork Sun
compute_ppc_cpumask(void)113123bd96dSYork Sun u32 compute_ppc_cpumask(void)
114123bd96dSYork Sun {
115f6981439SYork Sun ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
116123bd96dSYork Sun int i = 0, count = 0;
117f6981439SYork Sun u32 cluster, type, mask = 0;
118123bd96dSYork Sun
119123bd96dSYork Sun do {
120123bd96dSYork Sun int j;
121f6981439SYork Sun cluster = in_be32(&gur->tp_cluster[i].lower);
122f6981439SYork Sun for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
123f6981439SYork Sun type = init_type(cluster, j);
124f6981439SYork Sun if (type) {
125123bd96dSYork Sun if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
126123bd96dSYork Sun mask |= 1 << count;
127123bd96dSYork Sun count++;
128123bd96dSYork Sun }
129f6981439SYork Sun }
130f6981439SYork Sun i++;
131123bd96dSYork Sun } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
132123bd96dSYork Sun
133123bd96dSYork Sun return mask;
134123bd96dSYork Sun }
135f6981439SYork Sun
136b8bf0adcSShaveta Leekha #ifdef CONFIG_HETROGENOUS_CLUSTERS
compute_dsp_cpumask(void)137b8bf0adcSShaveta Leekha u32 compute_dsp_cpumask(void)
138b8bf0adcSShaveta Leekha {
139b8bf0adcSShaveta Leekha ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
140b8bf0adcSShaveta Leekha int i = CONFIG_DSP_CLUSTER_START, count = 0;
141b8bf0adcSShaveta Leekha u32 cluster, type, dsp_mask = 0;
142b8bf0adcSShaveta Leekha
143b8bf0adcSShaveta Leekha do {
144b8bf0adcSShaveta Leekha int j;
145b8bf0adcSShaveta Leekha cluster = in_be32(&gur->tp_cluster[i].lower);
146b8bf0adcSShaveta Leekha for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
147b8bf0adcSShaveta Leekha type = init_type(cluster, j);
148b8bf0adcSShaveta Leekha if (type) {
149b8bf0adcSShaveta Leekha if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_SC)
150b8bf0adcSShaveta Leekha dsp_mask |= 1 << count;
151b8bf0adcSShaveta Leekha count++;
152b8bf0adcSShaveta Leekha }
153b8bf0adcSShaveta Leekha }
154b8bf0adcSShaveta Leekha i++;
155b8bf0adcSShaveta Leekha } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
156b8bf0adcSShaveta Leekha
157b8bf0adcSShaveta Leekha return dsp_mask;
158b8bf0adcSShaveta Leekha }
159b8bf0adcSShaveta Leekha
fsl_qoriq_dsp_core_to_cluster(unsigned int core)160b8bf0adcSShaveta Leekha int fsl_qoriq_dsp_core_to_cluster(unsigned int core)
161b8bf0adcSShaveta Leekha {
162b8bf0adcSShaveta Leekha ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
163b8bf0adcSShaveta Leekha int count = 0, i = CONFIG_DSP_CLUSTER_START;
164b8bf0adcSShaveta Leekha u32 cluster;
165b8bf0adcSShaveta Leekha
166b8bf0adcSShaveta Leekha do {
167b8bf0adcSShaveta Leekha int j;
168b8bf0adcSShaveta Leekha cluster = in_be32(&gur->tp_cluster[i].lower);
169b8bf0adcSShaveta Leekha for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
170b8bf0adcSShaveta Leekha if (init_type(cluster, j)) {
171b8bf0adcSShaveta Leekha if (count == core)
172b8bf0adcSShaveta Leekha return i;
173b8bf0adcSShaveta Leekha count++;
174b8bf0adcSShaveta Leekha }
175b8bf0adcSShaveta Leekha }
176b8bf0adcSShaveta Leekha i++;
177b8bf0adcSShaveta Leekha } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
178b8bf0adcSShaveta Leekha
179b8bf0adcSShaveta Leekha return -1; /* cannot identify the cluster */
180b8bf0adcSShaveta Leekha }
181b8bf0adcSShaveta Leekha #endif
182b8bf0adcSShaveta Leekha
fsl_qoriq_core_to_cluster(unsigned int core)183f6981439SYork Sun int fsl_qoriq_core_to_cluster(unsigned int core)
184f6981439SYork Sun {
185f6981439SYork Sun ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
186f6981439SYork Sun int i = 0, count = 0;
187f6981439SYork Sun u32 cluster;
188f6981439SYork Sun
189f6981439SYork Sun do {
190f6981439SYork Sun int j;
191f6981439SYork Sun cluster = in_be32(&gur->tp_cluster[i].lower);
192f6981439SYork Sun for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
193f6981439SYork Sun if (init_type(cluster, j)) {
194f6981439SYork Sun if (count == core)
195f6981439SYork Sun return i;
196f6981439SYork Sun count++;
197f6981439SYork Sun }
198f6981439SYork Sun }
199f6981439SYork Sun i++;
200f6981439SYork Sun } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
201f6981439SYork Sun
202f6981439SYork Sun return -1; /* cannot identify the cluster */
203f6981439SYork Sun }
204f6981439SYork Sun
205123bd96dSYork Sun #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
206123bd96dSYork Sun /*
207123bd96dSYork Sun * Before chassis genenration 2, the cpumask should be hard-coded.
208123bd96dSYork Sun * In case of cpu type unknown or cpumask unset, use 1 as fail save.
209123bd96dSYork Sun */
210123bd96dSYork Sun #define compute_ppc_cpumask() 1
211f6981439SYork Sun #define fsl_qoriq_core_to_cluster(x) x
212123bd96dSYork Sun #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
213123bd96dSYork Sun
2142ed2e912SKim Phillips static struct cpu_type cpu_type_unknown = CPU_TYPE_ENTRY(Unknown, Unknown, 0);
215a47a12beSStefan Roese
identify_cpu(u32 ver)216a47a12beSStefan Roese struct cpu_type *identify_cpu(u32 ver)
217a47a12beSStefan Roese {
218a47a12beSStefan Roese int i;
219a47a12beSStefan Roese for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) {
220a47a12beSStefan Roese if (cpu_type_list[i].soc_ver == ver)
221a47a12beSStefan Roese return &cpu_type_list[i];
222a47a12beSStefan Roese }
223a47a12beSStefan Roese return &cpu_type_unknown;
224a47a12beSStefan Roese }
225a47a12beSStefan Roese
226fbb9ecf7STimur Tabi #define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00
227fbb9ecf7STimur Tabi #define MPC8xxx_PICFRR_NCPU_SHIFT 8
228fbb9ecf7STimur Tabi
229fbb9ecf7STimur Tabi /*
230fbb9ecf7STimur Tabi * Return a 32-bit mask indicating which cores are present on this SOC.
231fbb9ecf7STimur Tabi */
cpu_mask(void)232b539534dSAlexander Graf __weak u32 cpu_mask(void)
233fbb9ecf7STimur Tabi {
234fbb9ecf7STimur Tabi ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
23567ac13b1SSimon Glass struct cpu_type *cpu = gd->arch.cpu;
236fbb9ecf7STimur Tabi
237fbb9ecf7STimur Tabi /* better to query feature reporting register than just assume 1 */
238fbb9ecf7STimur Tabi if (cpu == &cpu_type_unknown)
239fbb9ecf7STimur Tabi return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
240fbb9ecf7STimur Tabi MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
241fbb9ecf7STimur Tabi
242123bd96dSYork Sun if (cpu->num_cores == 0)
243123bd96dSYork Sun return compute_ppc_cpumask();
244123bd96dSYork Sun
245fbb9ecf7STimur Tabi return cpu->mask;
246fbb9ecf7STimur Tabi }
247fbb9ecf7STimur Tabi
248b8bf0adcSShaveta Leekha #ifdef CONFIG_HETROGENOUS_CLUSTERS
cpu_dsp_mask(void)249b8bf0adcSShaveta Leekha __weak u32 cpu_dsp_mask(void)
250b8bf0adcSShaveta Leekha {
251b8bf0adcSShaveta Leekha ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
252b8bf0adcSShaveta Leekha struct cpu_type *cpu = gd->arch.cpu;
253b8bf0adcSShaveta Leekha
254b8bf0adcSShaveta Leekha /* better to query feature reporting register than just assume 1 */
255b8bf0adcSShaveta Leekha if (cpu == &cpu_type_unknown)
256b8bf0adcSShaveta Leekha return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
257b8bf0adcSShaveta Leekha MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
258b8bf0adcSShaveta Leekha
259b8bf0adcSShaveta Leekha if (cpu->dsp_num_cores == 0)
260b8bf0adcSShaveta Leekha return compute_dsp_cpumask();
261b8bf0adcSShaveta Leekha
262b8bf0adcSShaveta Leekha return cpu->dsp_mask;
263b8bf0adcSShaveta Leekha }
264b8bf0adcSShaveta Leekha
265fbb9ecf7STimur Tabi /*
266b8bf0adcSShaveta Leekha * Return the number of SC/DSP cores on this SOC.
267b8bf0adcSShaveta Leekha */
cpu_num_dspcores(void)268b8bf0adcSShaveta Leekha __weak int cpu_num_dspcores(void)
269b8bf0adcSShaveta Leekha {
270b8bf0adcSShaveta Leekha struct cpu_type *cpu = gd->arch.cpu;
271b8bf0adcSShaveta Leekha
272b8bf0adcSShaveta Leekha /*
273b8bf0adcSShaveta Leekha * Report # of cores in terms of the cpu_mask if we haven't
274b8bf0adcSShaveta Leekha * figured out how many there are yet
275b8bf0adcSShaveta Leekha */
276b8bf0adcSShaveta Leekha if (cpu->dsp_num_cores == 0)
277b8bf0adcSShaveta Leekha return hweight32(cpu_dsp_mask());
278b8bf0adcSShaveta Leekha
279b8bf0adcSShaveta Leekha return cpu->dsp_num_cores;
280b8bf0adcSShaveta Leekha }
281b8bf0adcSShaveta Leekha #endif
282b8bf0adcSShaveta Leekha
283b8bf0adcSShaveta Leekha /*
284b8bf0adcSShaveta Leekha * Return the number of PPC cores on this SOC.
285fbb9ecf7STimur Tabi */
cpu_numcores(void)286b539534dSAlexander Graf __weak int cpu_numcores(void)
2872ed2e912SKim Phillips {
28867ac13b1SSimon Glass struct cpu_type *cpu = gd->arch.cpu;
289a37c36f4SKim Phillips
290123bd96dSYork Sun /*
291123bd96dSYork Sun * Report # of cores in terms of the cpu_mask if we haven't
292123bd96dSYork Sun * figured out how many there are yet
293123bd96dSYork Sun */
294123bd96dSYork Sun if (cpu->num_cores == 0)
295123bd96dSYork Sun return hweight32(cpu_mask());
296a37c36f4SKim Phillips
297a47a12beSStefan Roese return cpu->num_cores;
298a47a12beSStefan Roese }
299a47a12beSStefan Roese
300b8bf0adcSShaveta Leekha
301fbb9ecf7STimur Tabi /*
302fbb9ecf7STimur Tabi * Check if the given core ID is valid
303fbb9ecf7STimur Tabi *
304fbb9ecf7STimur Tabi * Returns zero if it isn't, 1 if it is.
305fbb9ecf7STimur Tabi */
is_core_valid(unsigned int core)306fbb9ecf7STimur Tabi int is_core_valid(unsigned int core)
307fbb9ecf7STimur Tabi {
308123bd96dSYork Sun return !!((1 << core) & cpu_mask());
309fbb9ecf7STimur Tabi }
310fbb9ecf7STimur Tabi
arch_cpu_init(void)311cbcbf71bSSimon Glass int arch_cpu_init(void)
312a47a12beSStefan Roese {
313a47a12beSStefan Roese uint svr;
314a47a12beSStefan Roese uint ver;
315a47a12beSStefan Roese
316a47a12beSStefan Roese svr = get_svr();
317a47a12beSStefan Roese ver = SVR_SOC_VER(svr);
318a47a12beSStefan Roese
31967ac13b1SSimon Glass gd->arch.cpu = identify_cpu(ver);
320a47a12beSStefan Roese
321a47a12beSStefan Roese return 0;
322a47a12beSStefan Roese }
323a47a12beSStefan Roese
324123bd96dSYork Sun /* Once in memory, compute mask & # cores once and save them off */
fixup_cpu(void)325123bd96dSYork Sun int fixup_cpu(void)
326123bd96dSYork Sun {
32767ac13b1SSimon Glass struct cpu_type *cpu = gd->arch.cpu;
328123bd96dSYork Sun
329123bd96dSYork Sun if (cpu->num_cores == 0) {
330123bd96dSYork Sun cpu->mask = cpu_mask();
331123bd96dSYork Sun cpu->num_cores = cpu_numcores();
332123bd96dSYork Sun }
333123bd96dSYork Sun
334b8bf0adcSShaveta Leekha #ifdef CONFIG_HETROGENOUS_CLUSTERS
335b8bf0adcSShaveta Leekha if (cpu->dsp_num_cores == 0) {
336b8bf0adcSShaveta Leekha cpu->dsp_mask = cpu_dsp_mask();
337b8bf0adcSShaveta Leekha cpu->dsp_num_cores = cpu_num_dspcores();
338b8bf0adcSShaveta Leekha }
339b8bf0adcSShaveta Leekha #endif
340123bd96dSYork Sun return 0;
341123bd96dSYork Sun }
342123bd96dSYork Sun
343a47a12beSStefan Roese /*
344a47a12beSStefan Roese * Initializes on-chip ethernet controllers.
345a47a12beSStefan Roese * to override, implement board_eth_init()
346a47a12beSStefan Roese */
cpu_eth_init(bd_t * bis)347a47a12beSStefan Roese int cpu_eth_init(bd_t *bis)
348a47a12beSStefan Roese {
349a47a12beSStefan Roese #if defined(CONFIG_ETHER_ON_FCC)
350a47a12beSStefan Roese fec_initialize(bis);
351a47a12beSStefan Roese #endif
352a47a12beSStefan Roese
353a47a12beSStefan Roese #if defined(CONFIG_UEC_ETH)
354a47a12beSStefan Roese uec_standard_init(bis);
355a47a12beSStefan Roese #endif
356a47a12beSStefan Roese
357a47a12beSStefan Roese #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
358a47a12beSStefan Roese tsec_standard_init(bis);
359a47a12beSStefan Roese #endif
360a47a12beSStefan Roese
361c916d7c9SKumar Gala #ifdef CONFIG_FMAN_ENET
362c916d7c9SKumar Gala fm_standard_init(bis);
363c916d7c9SKumar Gala #endif
3647e40e4beSCodrin Ciubotariu
3657e40e4beSCodrin Ciubotariu #ifdef CONFIG_VSC9953
3667e40e4beSCodrin Ciubotariu vsc9953_init(bis);
3677e40e4beSCodrin Ciubotariu #endif
368a47a12beSStefan Roese return 0;
369a47a12beSStefan Roese }
370