xref: /openbmc/u-boot/arch/powerpc/cpu/mpc85xx/p4080_serdes.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
234a8258fSKumar Gala /*
334a8258fSKumar Gala  * Copyright 2009-2010 Freescale Semiconductor, Inc.
434a8258fSKumar Gala  */
534a8258fSKumar Gala 
634a8258fSKumar Gala #include <common.h>
734a8258fSKumar Gala #include <asm/io.h>
834a8258fSKumar Gala #include <asm/fsl_serdes.h>
934a8258fSKumar Gala #include <asm/processor.h>
1034a8258fSKumar Gala #include <asm/io.h>
1134a8258fSKumar Gala #include "fsl_corenet_serdes.h"
1234a8258fSKumar Gala 
1334a8258fSKumar Gala static u8 serdes_cfg_tbl[][SRDS_MAX_LANES] = {
1434a8258fSKumar Gala 	[0x2] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1,
1534a8258fSKumar Gala 		AURORA, AURORA, XAUI_FM2, XAUI_FM2, XAUI_FM2, XAUI_FM2,
1634a8258fSKumar Gala 		XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1},
1734a8258fSKumar Gala 	[0x5] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2,
1834a8258fSKumar Gala 		AURORA, AURORA, XAUI_FM2, XAUI_FM2, XAUI_FM2, XAUI_FM2,
1934a8258fSKumar Gala 		XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1},
2034a8258fSKumar Gala 	[0x8] = {PCIE1, PCIE1, PCIE3, PCIE3, PCIE2, PCIE2, PCIE2, PCIE2,
2134a8258fSKumar Gala 		AURORA, AURORA, XAUI_FM2, XAUI_FM2, XAUI_FM2, XAUI_FM2,
2234a8258fSKumar Gala 		XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1},
2334a8258fSKumar Gala 	[0xd] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, SGMII_FM2_DTSEC3,
2434a8258fSKumar Gala 		SGMII_FM2_DTSEC4, AURORA, AURORA, XAUI_FM2, XAUI_FM2, XAUI_FM2,
2534a8258fSKumar Gala 		XAUI_FM2, XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1},
2634a8258fSKumar Gala 	[0xe] = {PCIE1, PCIE1, PCIE3, PCIE3, PCIE2, PCIE2, SGMII_FM2_DTSEC3,
2734a8258fSKumar Gala 		SGMII_FM2_DTSEC4, AURORA, AURORA, XAUI_FM2, XAUI_FM2, XAUI_FM2,
2834a8258fSKumar Gala 		XAUI_FM2, XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1},
2934a8258fSKumar Gala 	[0xf] = {PCIE1, PCIE1, PCIE1, PCIE1, SGMII_FM2_DTSEC1, SGMII_FM2_DTSEC2,
3034a8258fSKumar Gala 		SGMII_FM2_DTSEC3, SGMII_FM2_DTSEC4, AURORA, AURORA, XAUI_FM2,
3134a8258fSKumar Gala 		XAUI_FM2, XAUI_FM2, XAUI_FM2, NONE, NONE, NONE, NONE},
3234a8258fSKumar Gala 	[0x10] = {PCIE1, PCIE1, PCIE3, PCIE3, SGMII_FM2_DTSEC1,
3334a8258fSKumar Gala 		SGMII_FM2_DTSEC2, SGMII_FM2_DTSEC3, SGMII_FM2_DTSEC4,
3434a8258fSKumar Gala 		AURORA, AURORA, XAUI_FM2, XAUI_FM2, XAUI_FM2, XAUI_FM2,
3534a8258fSKumar Gala 		NONE, NONE, NONE, NONE},
3634a8258fSKumar Gala 	[0x13] = {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1,
3734a8258fSKumar Gala 		AURORA, AURORA, XAUI_FM2, XAUI_FM2, XAUI_FM2, XAUI_FM2,
3834a8258fSKumar Gala 		XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1},
3934a8258fSKumar Gala 	[0x16] = {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1,
4034a8258fSKumar Gala 		AURORA, AURORA, SGMII_FM2_DTSEC1, SGMII_FM2_DTSEC2,
4134a8258fSKumar Gala 		SGMII_FM2_DTSEC3, SGMII_FM2_DTSEC4, SGMII_FM1_DTSEC1,
4234a8258fSKumar Gala 		SGMII_FM1_DTSEC2, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4},
4334a8258fSKumar Gala 	[0x19] = {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1,
4434a8258fSKumar Gala 		AURORA, AURORA, PCIE3, PCIE3, PCIE3, PCIE3, SGMII_FM1_DTSEC1,
4534a8258fSKumar Gala 		SGMII_FM1_DTSEC2, SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4},
4634a8258fSKumar Gala 	[0x1d] = {PCIE1, PCIE1, PCIE3, PCIE3, NONE, SRIO2, NONE, SRIO1,
4734a8258fSKumar Gala 		AURORA, AURORA, XAUI_FM2, XAUI_FM2, XAUI_FM2, XAUI_FM2,
4834a8258fSKumar Gala 		XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1},
4934a8258fSKumar Gala 	[0x22] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO1, SRIO1, SRIO1, SRIO1,
5034a8258fSKumar Gala 		AURORA, AURORA, XAUI_FM2, XAUI_FM2, XAUI_FM2, XAUI_FM2,
5134a8258fSKumar Gala 		XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1},
5234a8258fSKumar Gala 	[0x25] = {PCIE1, PCIE1, PCIE3, PCIE3, SRIO1, SRIO1, SRIO1, SRIO1,
5334a8258fSKumar Gala 		AURORA, AURORA, XAUI_FM2, XAUI_FM2, XAUI_FM2, XAUI_FM2,
5434a8258fSKumar Gala 		XAUI_FM1, XAUI_FM1, XAUI_FM1, XAUI_FM1},
5534a8258fSKumar Gala };
5634a8258fSKumar Gala 
5761054ffaSKumar Gala #ifdef CONFIG_SYS_P4080_ERRATUM_SERDES8
5861054ffaSKumar Gala uint16_t srds_lpd_b[SRDS_MAX_BANK];
5961054ffaSKumar Gala #endif
6061054ffaSKumar Gala 
serdes_get_prtcl(int cfg,int lane)6134a8258fSKumar Gala enum srds_prtcl serdes_get_prtcl(int cfg, int lane)
6234a8258fSKumar Gala {
6334a8258fSKumar Gala 	if (!serdes_lane_enabled(lane))
6434a8258fSKumar Gala 		return NONE;
6534a8258fSKumar Gala 
6634a8258fSKumar Gala 	return serdes_cfg_tbl[cfg][lane];
6734a8258fSKumar Gala }
6834a8258fSKumar Gala 
is_serdes_prtcl_valid(u32 prtcl)6934a8258fSKumar Gala int is_serdes_prtcl_valid(u32 prtcl) {
7034a8258fSKumar Gala 	int i;
7134a8258fSKumar Gala 
72e51e47d3SAxel Lin 	if (prtcl >= ARRAY_SIZE(serdes_cfg_tbl))
7334a8258fSKumar Gala 		return 0;
7434a8258fSKumar Gala 
7534a8258fSKumar Gala 	for (i = 0; i < SRDS_MAX_LANES; i++) {
7634a8258fSKumar Gala 		if (serdes_cfg_tbl[prtcl][i] != NONE)
7734a8258fSKumar Gala 			return 1;
7834a8258fSKumar Gala 	}
7934a8258fSKumar Gala 
8034a8258fSKumar Gala 	return 0;
8134a8258fSKumar Gala }
82