1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
228747f9bSPrabhakar Kushwaha /*
328747f9bSPrabhakar Kushwaha * Copyright 2011 Freescale Semiconductor, Inc.
428747f9bSPrabhakar Kushwaha * Author: Prabhakar Kushwaha <prabhakar@freescale.com>
528747f9bSPrabhakar Kushwaha */
628747f9bSPrabhakar Kushwaha
728747f9bSPrabhakar Kushwaha #include <config.h>
828747f9bSPrabhakar Kushwaha #include <common.h>
928747f9bSPrabhakar Kushwaha #include <asm/io.h>
1028747f9bSPrabhakar Kushwaha #include <asm/immap_85xx.h>
1128747f9bSPrabhakar Kushwaha #include <asm/fsl_serdes.h>
1228747f9bSPrabhakar Kushwaha
1328747f9bSPrabhakar Kushwaha #define SRDS1_MAX_LANES 4
1428747f9bSPrabhakar Kushwaha #define SRDS2_MAX_LANES 2
1528747f9bSPrabhakar Kushwaha
1628747f9bSPrabhakar Kushwaha static u32 serdes1_prtcl_map, serdes2_prtcl_map;
1728747f9bSPrabhakar Kushwaha
1828747f9bSPrabhakar Kushwaha static const u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
1928747f9bSPrabhakar Kushwaha [0x00] = {NONE, NONE, NONE, NONE},
2028747f9bSPrabhakar Kushwaha [0x01] = {PCIE1, PCIE2, SGMII_TSEC2, SGMII_TSEC3},
2128747f9bSPrabhakar Kushwaha [0x02] = {PCIE1, SGMII_TSEC1, SGMII_TSEC2, SGMII_TSEC3},
2228747f9bSPrabhakar Kushwaha [0x03] = {NONE, SGMII_TSEC1, SGMII_TSEC2, SGMII_TSEC3},
2328747f9bSPrabhakar Kushwaha };
2428747f9bSPrabhakar Kushwaha
2528747f9bSPrabhakar Kushwaha static const u8 serdes2_cfg_tbl[][SRDS2_MAX_LANES] = {
2628747f9bSPrabhakar Kushwaha [0x00] = {NONE, NONE},
2728747f9bSPrabhakar Kushwaha [0x01] = {SATA1, SATA2},
2828747f9bSPrabhakar Kushwaha [0x02] = {SATA1, SATA2},
2928747f9bSPrabhakar Kushwaha [0x03] = {PCIE1, PCIE2},
3028747f9bSPrabhakar Kushwaha };
3128747f9bSPrabhakar Kushwaha
3228747f9bSPrabhakar Kushwaha
is_serdes_configured(enum srds_prtcl device)3328747f9bSPrabhakar Kushwaha int is_serdes_configured(enum srds_prtcl device)
3428747f9bSPrabhakar Kushwaha {
3571fe2225SHou Zhiqiang int ret;
3671fe2225SHou Zhiqiang
3771fe2225SHou Zhiqiang if (!(serdes1_prtcl_map & (1 << NONE)))
3871fe2225SHou Zhiqiang fsl_serdes_init();
3971fe2225SHou Zhiqiang
4071fe2225SHou Zhiqiang ret = (1 << device) & serdes1_prtcl_map;
4128747f9bSPrabhakar Kushwaha
4228747f9bSPrabhakar Kushwaha if (ret)
4328747f9bSPrabhakar Kushwaha return ret;
4428747f9bSPrabhakar Kushwaha
4571fe2225SHou Zhiqiang if (!(serdes2_prtcl_map & (1 << NONE)))
4671fe2225SHou Zhiqiang fsl_serdes_init();
4771fe2225SHou Zhiqiang
4828747f9bSPrabhakar Kushwaha return (1 << device) & serdes2_prtcl_map;
4928747f9bSPrabhakar Kushwaha }
5028747f9bSPrabhakar Kushwaha
fsl_serdes_init(void)5128747f9bSPrabhakar Kushwaha void fsl_serdes_init(void)
5228747f9bSPrabhakar Kushwaha {
5328747f9bSPrabhakar Kushwaha ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
5428747f9bSPrabhakar Kushwaha u32 pordevsr = in_be32(&gur->pordevsr);
5528747f9bSPrabhakar Kushwaha u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
5628747f9bSPrabhakar Kushwaha MPC85xx_PORDEVSR_IO_SEL_SHIFT;
5728747f9bSPrabhakar Kushwaha int lane;
5828747f9bSPrabhakar Kushwaha
5971fe2225SHou Zhiqiang if (serdes1_prtcl_map & (1 << NONE) &&
6071fe2225SHou Zhiqiang serdes2_prtcl_map & (1 << NONE))
6171fe2225SHou Zhiqiang return;
6271fe2225SHou Zhiqiang
6328747f9bSPrabhakar Kushwaha debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
6428747f9bSPrabhakar Kushwaha
65e51e47d3SAxel Lin if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
6628747f9bSPrabhakar Kushwaha printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
6728747f9bSPrabhakar Kushwaha return;
6828747f9bSPrabhakar Kushwaha }
6928747f9bSPrabhakar Kushwaha for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
7028747f9bSPrabhakar Kushwaha enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
7128747f9bSPrabhakar Kushwaha serdes1_prtcl_map |= (1 << lane_prtcl);
7228747f9bSPrabhakar Kushwaha }
7328747f9bSPrabhakar Kushwaha
7471fe2225SHou Zhiqiang /* Set the first bit to indicate serdes has been initialized */
7571fe2225SHou Zhiqiang serdes1_prtcl_map |= (1 << NONE);
7671fe2225SHou Zhiqiang
77e51e47d3SAxel Lin if (srds_cfg >= ARRAY_SIZE(serdes2_cfg_tbl)) {
7828747f9bSPrabhakar Kushwaha printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
7928747f9bSPrabhakar Kushwaha return;
8028747f9bSPrabhakar Kushwaha }
8128747f9bSPrabhakar Kushwaha
8228747f9bSPrabhakar Kushwaha for (lane = 0; lane < SRDS2_MAX_LANES; lane++) {
8328747f9bSPrabhakar Kushwaha enum srds_prtcl lane_prtcl = serdes2_cfg_tbl[srds_cfg][lane];
8428747f9bSPrabhakar Kushwaha serdes2_prtcl_map |= (1 << lane_prtcl);
8528747f9bSPrabhakar Kushwaha }
8671fe2225SHou Zhiqiang
8771fe2225SHou Zhiqiang /* Set the first bit to indicate serdes has been initialized */
8871fe2225SHou Zhiqiang serdes2_prtcl_map |= (1 << NONE);
8928747f9bSPrabhakar Kushwaha }
90