1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
25ba40eecSKumar Gala /*
35ba40eecSKumar Gala * Copyright 2010 Freescale Semiconductor, Inc.
45ba40eecSKumar Gala */
55ba40eecSKumar Gala
65ba40eecSKumar Gala #include <config.h>
75ba40eecSKumar Gala #include <common.h>
85ba40eecSKumar Gala #include <asm/io.h>
95ba40eecSKumar Gala #include <asm/immap_85xx.h>
105ba40eecSKumar Gala #include <asm/fsl_serdes.h>
115ba40eecSKumar Gala
125ba40eecSKumar Gala #define SRDS1_MAX_LANES 8
135ba40eecSKumar Gala
145ba40eecSKumar Gala static u32 serdes1_prtcl_map;
155ba40eecSKumar Gala
165ba40eecSKumar Gala static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
175ba40eecSKumar Gala [0x3] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO1, SRIO1, SRIO1, SRIO1},
185ba40eecSKumar Gala [0x4] = {PCIE1, PCIE1, PCIE1, PCIE1, SRIO1, SRIO1, SRIO1, SRIO1},
195ba40eecSKumar Gala [0x5] = {NONE, NONE, NONE, NONE, SRIO1, SRIO1, SRIO1, SRIO1},
205ba40eecSKumar Gala [0x6] = {NONE, NONE, NONE, NONE, SRIO1, SRIO1, SRIO1, SRIO1},
215ba40eecSKumar Gala [0x7] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1},
225ba40eecSKumar Gala };
235ba40eecSKumar Gala
is_serdes_configured(enum srds_prtcl prtcl)245ba40eecSKumar Gala int is_serdes_configured(enum srds_prtcl prtcl)
255ba40eecSKumar Gala {
2671fe2225SHou Zhiqiang if (!(serdes1_prtcl_map & (1 << NONE)))
2771fe2225SHou Zhiqiang fsl_serdes_init();
2871fe2225SHou Zhiqiang
295ba40eecSKumar Gala return (1 << prtcl) & serdes1_prtcl_map;
305ba40eecSKumar Gala }
315ba40eecSKumar Gala
fsl_serdes_init(void)325ba40eecSKumar Gala void fsl_serdes_init(void)
335ba40eecSKumar Gala {
345ba40eecSKumar Gala ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
355ba40eecSKumar Gala u32 pordevsr = in_be32(&gur->pordevsr);
365ba40eecSKumar Gala u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
375ba40eecSKumar Gala MPC85xx_PORDEVSR_IO_SEL_SHIFT;
385ba40eecSKumar Gala int lane;
395ba40eecSKumar Gala
4071fe2225SHou Zhiqiang if (serdes1_prtcl_map & (1 << NONE))
4171fe2225SHou Zhiqiang return;
4271fe2225SHou Zhiqiang
435ba40eecSKumar Gala debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
445ba40eecSKumar Gala
45e51e47d3SAxel Lin if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
465ba40eecSKumar Gala printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
475ba40eecSKumar Gala return;
485ba40eecSKumar Gala }
495ba40eecSKumar Gala
505ba40eecSKumar Gala for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
515ba40eecSKumar Gala enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
525ba40eecSKumar Gala serdes1_prtcl_map |= (1 << lane_prtcl);
535ba40eecSKumar Gala }
5471fe2225SHou Zhiqiang
5571fe2225SHou Zhiqiang /* Set the first bit to indicate serdes has been initialized */
5671fe2225SHou Zhiqiang serdes1_prtcl_map |= (1 << NONE);
575ba40eecSKumar Gala }
58