xref: /openbmc/u-boot/arch/powerpc/cpu/mpc85xx/mpc8544_serdes.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2877a2611SKumar Gala /*
3877a2611SKumar Gala  * Copyright 2010 Freescale Semiconductor, Inc.
4877a2611SKumar Gala  */
5877a2611SKumar Gala 
6877a2611SKumar Gala #include <config.h>
7877a2611SKumar Gala #include <common.h>
8877a2611SKumar Gala #include <asm/io.h>
9877a2611SKumar Gala #include <asm/immap_85xx.h>
10877a2611SKumar Gala #include <asm/fsl_serdes.h>
11877a2611SKumar Gala 
12877a2611SKumar Gala #define SRDS1_MAX_LANES		8
13877a2611SKumar Gala #define SRDS2_MAX_LANES		4
14877a2611SKumar Gala 
15877a2611SKumar Gala static u32 serdes1_prtcl_map, serdes2_prtcl_map;
16877a2611SKumar Gala 
17877a2611SKumar Gala static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
18877a2611SKumar Gala 	[0x2] = {PCIE1, PCIE1, PCIE1, PCIE1, NONE, NONE, NONE, NONE},
19877a2611SKumar Gala 	[0x3] = {PCIE1, PCIE1, PCIE1, PCIE1, NONE, NONE, NONE, NONE},
20877a2611SKumar Gala 	[0x4] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
21877a2611SKumar Gala 	[0x5] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
22877a2611SKumar Gala 	[0x6] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
23877a2611SKumar Gala 	[0x7] = {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2},
24877a2611SKumar Gala };
25877a2611SKumar Gala 
26877a2611SKumar Gala static u8 serdes2_cfg_tbl[][SRDS2_MAX_LANES] = {
27877a2611SKumar Gala 	[0x1] = {NONE, NONE, SGMII_TSEC1, SGMII_TSEC3},
28877a2611SKumar Gala 	[0x3] = {NONE, NONE, SGMII_TSEC1, SGMII_TSEC3},
29877a2611SKumar Gala 	[0x5] = {NONE, NONE, SGMII_TSEC1, SGMII_TSEC3},
30877a2611SKumar Gala 	[0x6] = {PCIE3, NONE, NONE, NONE},
31877a2611SKumar Gala 	[0x7] = {PCIE3, NONE, SGMII_TSEC1, SGMII_TSEC3},
32877a2611SKumar Gala };
33877a2611SKumar Gala 
is_serdes_configured(enum srds_prtcl device)34877a2611SKumar Gala int is_serdes_configured(enum srds_prtcl device)
35877a2611SKumar Gala {
3671fe2225SHou Zhiqiang 	int ret;
3771fe2225SHou Zhiqiang 
3871fe2225SHou Zhiqiang 	if (!(serdes1_prtcl_map & (1 << NONE)))
3971fe2225SHou Zhiqiang 		fsl_serdes_init();
4071fe2225SHou Zhiqiang 
4171fe2225SHou Zhiqiang 	ret = (1 << device) & serdes1_prtcl_map;
42877a2611SKumar Gala 
43877a2611SKumar Gala 	if (ret)
44877a2611SKumar Gala 		return ret;
45877a2611SKumar Gala 
4671fe2225SHou Zhiqiang 	if (!(serdes2_prtcl_map & (1 << NONE)))
4771fe2225SHou Zhiqiang 		fsl_serdes_init();
4871fe2225SHou Zhiqiang 
49877a2611SKumar Gala 	return (1 << device) & serdes2_prtcl_map;
50877a2611SKumar Gala }
51877a2611SKumar Gala 
fsl_serdes_init(void)52877a2611SKumar Gala void fsl_serdes_init(void)
53877a2611SKumar Gala {
54877a2611SKumar Gala 	ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
55877a2611SKumar Gala 	u32 pordevsr = in_be32(&gur->pordevsr);
56877a2611SKumar Gala 	u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
57877a2611SKumar Gala 				MPC85xx_PORDEVSR_IO_SEL_SHIFT;
58877a2611SKumar Gala 	int lane;
59877a2611SKumar Gala 
6071fe2225SHou Zhiqiang 	if (serdes1_prtcl_map & (1 << NONE) &&
6171fe2225SHou Zhiqiang 	    serdes2_prtcl_map & (1 << NONE))
6271fe2225SHou Zhiqiang 		return;
6371fe2225SHou Zhiqiang 
64877a2611SKumar Gala 	debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
65877a2611SKumar Gala 
66e51e47d3SAxel Lin 	if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
67877a2611SKumar Gala 		printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
68877a2611SKumar Gala 		return;
69877a2611SKumar Gala 	}
70877a2611SKumar Gala 	for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
71877a2611SKumar Gala 		enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
72877a2611SKumar Gala 		serdes1_prtcl_map |= (1 << lane_prtcl);
73877a2611SKumar Gala 	}
74877a2611SKumar Gala 
7571fe2225SHou Zhiqiang 	/* Set the first bit to indicate serdes has been initialized */
7671fe2225SHou Zhiqiang 	serdes1_prtcl_map |= (1 << NONE);
7771fe2225SHou Zhiqiang 
78e51e47d3SAxel Lin 	if (srds_cfg >= ARRAY_SIZE(serdes2_cfg_tbl)) {
79877a2611SKumar Gala 		printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
80877a2611SKumar Gala 		return;
81877a2611SKumar Gala 	}
82877a2611SKumar Gala 
83877a2611SKumar Gala 	for (lane = 0; lane < SRDS2_MAX_LANES; lane++) {
84877a2611SKumar Gala 		enum srds_prtcl lane_prtcl = serdes2_cfg_tbl[srds_cfg][lane];
85877a2611SKumar Gala 		serdes2_prtcl_map |= (1 << lane_prtcl);
86877a2611SKumar Gala 	}
87877a2611SKumar Gala 
88877a2611SKumar Gala 	if (pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS)
89877a2611SKumar Gala 		serdes2_prtcl_map &= ~(1 << SGMII_TSEC1);
90877a2611SKumar Gala 
91877a2611SKumar Gala 	if (pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS)
92877a2611SKumar Gala 		serdes2_prtcl_map &= ~(1 << SGMII_TSEC3);
9371fe2225SHou Zhiqiang 
9471fe2225SHou Zhiqiang 	/* Set the first bit to indicate serdes has been initialized */
9571fe2225SHou Zhiqiang 	serdes2_prtcl_map |= (1 << NONE);
96877a2611SKumar Gala }
97