xref: /openbmc/u-boot/arch/powerpc/cpu/mpc85xx/fdt.c (revision f5feb5afb2d4cd02480056c37ebc111de3ee04fc)
1a47a12beSStefan Roese /*
2a09b9b68SKumar Gala  * Copyright 2007-2011 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  *
4a47a12beSStefan Roese  * (C) Copyright 2000
5a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6a47a12beSStefan Roese  *
7a47a12beSStefan Roese  * See file CREDITS for list of people who contributed to this
8a47a12beSStefan Roese  * project.
9a47a12beSStefan Roese  *
10a47a12beSStefan Roese  * This program is free software; you can redistribute it and/or
11a47a12beSStefan Roese  * modify it under the terms of the GNU General Public License as
12a47a12beSStefan Roese  * published by the Free Software Foundation; either version 2 of
13a47a12beSStefan Roese  * the License, or (at your option) any later version.
14a47a12beSStefan Roese  *
15a47a12beSStefan Roese  * This program is distributed in the hope that it will be useful,
16a47a12beSStefan Roese  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17a47a12beSStefan Roese  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18a47a12beSStefan Roese  * GNU General Public License for more details.
19a47a12beSStefan Roese  *
20a47a12beSStefan Roese  * You should have received a copy of the GNU General Public License
21a47a12beSStefan Roese  * along with this program; if not, write to the Free Software
22a47a12beSStefan Roese  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23a47a12beSStefan Roese  * MA 02111-1307 USA
24a47a12beSStefan Roese  */
25a47a12beSStefan Roese 
26a47a12beSStefan Roese #include <common.h>
27a47a12beSStefan Roese #include <libfdt.h>
28a47a12beSStefan Roese #include <fdt_support.h>
29a47a12beSStefan Roese #include <asm/processor.h>
30a47a12beSStefan Roese #include <linux/ctype.h>
316aba33e9SKumar Gala #include <asm/io.h>
32db977abfSKumar Gala #include <asm/fsl_portals.h>
33a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC
34a47a12beSStefan Roese #include <fsl_esdhc.h>
35a47a12beSStefan Roese #endif
36a47a12beSStefan Roese 
37a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
38a47a12beSStefan Roese 
39a47a12beSStefan Roese extern void ft_qe_setup(void *blob);
40a47a12beSStefan Roese extern void ft_fixup_num_cores(void *blob);
41a09b9b68SKumar Gala extern void ft_srio_setup(void *blob);
42a47a12beSStefan Roese 
43a47a12beSStefan Roese #ifdef CONFIG_MP
44a47a12beSStefan Roese #include "mp.h"
45a47a12beSStefan Roese 
46a47a12beSStefan Roese void ft_fixup_cpu(void *blob, u64 memory_limit)
47a47a12beSStefan Roese {
48a47a12beSStefan Roese 	int off;
49a47a12beSStefan Roese 	ulong spin_tbl_addr = get_spin_phys_addr();
50a47a12beSStefan Roese 	u32 bootpg = determine_mp_bootpg();
51a47a12beSStefan Roese 	u32 id = get_my_id();
529d64c6bbSAaron Sierra 	const char *enable_method;
53a47a12beSStefan Roese 
54a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
55a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
56a47a12beSStefan Roese 		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
57a47a12beSStefan Roese 
58a47a12beSStefan Roese 		if (reg) {
59a47a12beSStefan Roese 			u64 val = *reg * SIZE_BOOT_ENTRY + spin_tbl_addr;
60a47a12beSStefan Roese 			val = cpu_to_fdt32(val);
61b80d3054SMatthew McClintock 			if (*reg == id) {
62b80d3054SMatthew McClintock 				fdt_setprop_string(blob, off, "status",
63b80d3054SMatthew McClintock 								"okay");
64b80d3054SMatthew McClintock 			} else {
65a47a12beSStefan Roese 				fdt_setprop_string(blob, off, "status",
66a47a12beSStefan Roese 								"disabled");
67b80d3054SMatthew McClintock 			}
689d64c6bbSAaron Sierra 
699d64c6bbSAaron Sierra 			if (hold_cores_in_reset(0)) {
709d64c6bbSAaron Sierra #ifdef CONFIG_FSL_CORENET
719d64c6bbSAaron Sierra 				/* Cores held in reset, use BRR to release */
729d64c6bbSAaron Sierra 				enable_method = "fsl,brr-holdoff";
739d64c6bbSAaron Sierra #else
749d64c6bbSAaron Sierra 				/* Cores held in reset, use EEBPCR to release */
759d64c6bbSAaron Sierra 				enable_method = "fsl,eebpcr-holdoff";
769d64c6bbSAaron Sierra #endif
779d64c6bbSAaron Sierra 			} else {
789d64c6bbSAaron Sierra 				/* Cores out of reset and in a spin-loop */
799d64c6bbSAaron Sierra 				enable_method = "spin-table";
809d64c6bbSAaron Sierra 
81a47a12beSStefan Roese 				fdt_setprop(blob, off, "cpu-release-addr",
82a47a12beSStefan Roese 						&val, sizeof(val));
839d64c6bbSAaron Sierra 			}
849d64c6bbSAaron Sierra 
859d64c6bbSAaron Sierra 			fdt_setprop_string(blob, off, "enable-method",
869d64c6bbSAaron Sierra 							enable_method);
87a47a12beSStefan Roese 		} else {
88a47a12beSStefan Roese 			printf ("cpu NULL\n");
89a47a12beSStefan Roese 		}
90a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off,
91a47a12beSStefan Roese 				"device_type", "cpu", 4);
92a47a12beSStefan Roese 	}
93a47a12beSStefan Roese 
94a47a12beSStefan Roese 	/* Reserve the boot page so OSes dont use it */
95a47a12beSStefan Roese 	if ((u64)bootpg < memory_limit) {
96a47a12beSStefan Roese 		off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
97a47a12beSStefan Roese 		if (off < 0)
98a47a12beSStefan Roese 			printf("%s: %s\n", __FUNCTION__, fdt_strerror(off));
99a47a12beSStefan Roese 	}
100a47a12beSStefan Roese }
101a47a12beSStefan Roese #endif
102a47a12beSStefan Roese 
1036aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC
1046aba33e9SKumar Gala static inline void ft_fixup_l3cache(void *blob, int off)
1056aba33e9SKumar Gala {
1066aba33e9SKumar Gala 	u32 line_size, num_ways, size, num_sets;
1076aba33e9SKumar Gala 	cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR;
1086aba33e9SKumar Gala 	u32 cfg0 = in_be32(&cpc->cpccfg0);
1096aba33e9SKumar Gala 
1106aba33e9SKumar Gala 	size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC;
1116aba33e9SKumar Gala 	num_ways = CPC_CFG0_NUM_WAYS(cfg0);
1126aba33e9SKumar Gala 	line_size = CPC_CFG0_LINE_SZ(cfg0);
1136aba33e9SKumar Gala 	num_sets = size / (line_size * num_ways);
1146aba33e9SKumar Gala 
1156aba33e9SKumar Gala 	fdt_setprop(blob, off, "cache-unified", NULL, 0);
1166aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-block-size", line_size);
1176aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-size", size);
1186aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-sets", num_sets);
1196aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-level", 3);
1206aba33e9SKumar Gala #ifdef CONFIG_SYS_CACHE_STASHING
1216aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-stash-id", 1);
1226aba33e9SKumar Gala #endif
1236aba33e9SKumar Gala }
1246aba33e9SKumar Gala #else
125a47a12beSStefan Roese #define ft_fixup_l3cache(x, y)
1266aba33e9SKumar Gala #endif
127a47a12beSStefan Roese 
128a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE)
129a47a12beSStefan Roese /* return size in kilobytes */
130a47a12beSStefan Roese static inline u32 l2cache_size(void)
131a47a12beSStefan Roese {
132a47a12beSStefan Roese 	volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
133a47a12beSStefan Roese 	volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
134a47a12beSStefan Roese 	u32 ver = SVR_SOC_VER(get_svr());
135a47a12beSStefan Roese 
136a47a12beSStefan Roese 	switch (l2siz_field) {
137a47a12beSStefan Roese 	case 0x0:
138a47a12beSStefan Roese 		break;
139a47a12beSStefan Roese 	case 0x1:
140a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
141a47a12beSStefan Roese 		    ver == SVR_8541 || ver == SVR_8541_E ||
142a47a12beSStefan Roese 		    ver == SVR_8555 || ver == SVR_8555_E)
143a47a12beSStefan Roese 			return 128;
144a47a12beSStefan Roese 		else
145a47a12beSStefan Roese 			return 256;
146a47a12beSStefan Roese 		break;
147a47a12beSStefan Roese 	case 0x2:
148a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
149a47a12beSStefan Roese 		    ver == SVR_8541 || ver == SVR_8541_E ||
150a47a12beSStefan Roese 		    ver == SVR_8555 || ver == SVR_8555_E)
151a47a12beSStefan Roese 			return 256;
152a47a12beSStefan Roese 		else
153a47a12beSStefan Roese 			return 512;
154a47a12beSStefan Roese 		break;
155a47a12beSStefan Roese 	case 0x3:
156a47a12beSStefan Roese 		return 1024;
157a47a12beSStefan Roese 		break;
158a47a12beSStefan Roese 	}
159a47a12beSStefan Roese 
160a47a12beSStefan Roese 	return 0;
161a47a12beSStefan Roese }
162a47a12beSStefan Roese 
163a47a12beSStefan Roese static inline void ft_fixup_l2cache(void *blob)
164a47a12beSStefan Roese {
165a47a12beSStefan Roese 	int len, off;
166a47a12beSStefan Roese 	u32 *ph;
167a47a12beSStefan Roese 	struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
168a47a12beSStefan Roese 	char compat_buf[38];
169a47a12beSStefan Roese 
170a47a12beSStefan Roese 	const u32 line_size = 32;
171a47a12beSStefan Roese 	const u32 num_ways = 8;
172a47a12beSStefan Roese 	const u32 size = l2cache_size() * 1024;
173a47a12beSStefan Roese 	const u32 num_sets = size / (line_size * num_ways);
174a47a12beSStefan Roese 
175a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
176a47a12beSStefan Roese 	if (off < 0) {
177a47a12beSStefan Roese 		debug("no cpu node fount\n");
178a47a12beSStefan Roese 		return;
179a47a12beSStefan Roese 	}
180a47a12beSStefan Roese 
181a47a12beSStefan Roese 	ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
182a47a12beSStefan Roese 
183a47a12beSStefan Roese 	if (ph == NULL) {
184a47a12beSStefan Roese 		debug("no next-level-cache property\n");
185a47a12beSStefan Roese 		return ;
186a47a12beSStefan Roese 	}
187a47a12beSStefan Roese 
188a47a12beSStefan Roese 	off = fdt_node_offset_by_phandle(blob, *ph);
189a47a12beSStefan Roese 	if (off < 0) {
190a47a12beSStefan Roese 		printf("%s: %s\n", __func__, fdt_strerror(off));
191a47a12beSStefan Roese 		return ;
192a47a12beSStefan Roese 	}
193a47a12beSStefan Roese 
194a47a12beSStefan Roese 	if (cpu) {
195a47a12beSStefan Roese 		if (isdigit(cpu->name[0]))
196a47a12beSStefan Roese 			len = sprintf(compat_buf,
197a47a12beSStefan Roese 				"fsl,mpc%s-l2-cache-controller", cpu->name);
198a47a12beSStefan Roese 		else
199a47a12beSStefan Roese 			len = sprintf(compat_buf,
200a47a12beSStefan Roese 				"fsl,%c%s-l2-cache-controller",
201a47a12beSStefan Roese 				tolower(cpu->name[0]), cpu->name + 1);
202a47a12beSStefan Roese 
203a47a12beSStefan Roese 		sprintf(&compat_buf[len + 1], "cache");
204a47a12beSStefan Roese 	}
205a47a12beSStefan Roese 	fdt_setprop(blob, off, "cache-unified", NULL, 0);
206a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-block-size", line_size);
207a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-size", size);
208a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-sets", num_sets);
209a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-level", 2);
210a47a12beSStefan Roese 	fdt_setprop(blob, off, "compatible", compat_buf, sizeof(compat_buf));
211a47a12beSStefan Roese 
212a47a12beSStefan Roese 	/* we dont bother w/L3 since no platform of this type has one */
213a47a12beSStefan Roese }
214a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE)
215a47a12beSStefan Roese static inline void ft_fixup_l2cache(void *blob)
216a47a12beSStefan Roese {
217a47a12beSStefan Roese 	int off, l2_off, l3_off = -1;
218a47a12beSStefan Roese 	u32 *ph;
219a47a12beSStefan Roese 	u32 l2cfg0 = mfspr(SPRN_L2CFG0);
220a47a12beSStefan Roese 	u32 size, line_size, num_ways, num_sets;
221a47a12beSStefan Roese 
222a47a12beSStefan Roese 	size = (l2cfg0 & 0x3fff) * 64 * 1024;
223a47a12beSStefan Roese 	num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
224a47a12beSStefan Roese 	line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
225a47a12beSStefan Roese 	num_sets = size / (line_size * num_ways);
226a47a12beSStefan Roese 
227a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
228a47a12beSStefan Roese 
229a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
230a47a12beSStefan Roese 		ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
231a47a12beSStefan Roese 
232a47a12beSStefan Roese 		if (ph == NULL) {
233a47a12beSStefan Roese 			debug("no next-level-cache property\n");
234a47a12beSStefan Roese 			goto next;
235a47a12beSStefan Roese 		}
236a47a12beSStefan Roese 
237a47a12beSStefan Roese 		l2_off = fdt_node_offset_by_phandle(blob, *ph);
238a47a12beSStefan Roese 		if (l2_off < 0) {
239a47a12beSStefan Roese 			printf("%s: %s\n", __func__, fdt_strerror(off));
240a47a12beSStefan Roese 			goto next;
241a47a12beSStefan Roese 		}
242a47a12beSStefan Roese 
243a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
244a47a12beSStefan Roese 		{
245a47a12beSStefan Roese 			u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
246a47a12beSStefan Roese 			if (reg)
247a47a12beSStefan Roese 				fdt_setprop_cell(blob, l2_off, "cache-stash-id",
248a47a12beSStefan Roese 					 (*reg * 2) + 32 + 1);
249a47a12beSStefan Roese 		}
250a47a12beSStefan Roese #endif
251a47a12beSStefan Roese 
252a47a12beSStefan Roese 		fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
253a47a12beSStefan Roese 		fdt_setprop_cell(blob, l2_off, "cache-block-size", line_size);
254a47a12beSStefan Roese 		fdt_setprop_cell(blob, l2_off, "cache-size", size);
255a47a12beSStefan Roese 		fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
256a47a12beSStefan Roese 		fdt_setprop_cell(blob, l2_off, "cache-level", 2);
257a47a12beSStefan Roese 		fdt_setprop(blob, l2_off, "compatible", "cache", 6);
258a47a12beSStefan Roese 
259a47a12beSStefan Roese 		if (l3_off < 0) {
260a47a12beSStefan Roese 			ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
261a47a12beSStefan Roese 
262a47a12beSStefan Roese 			if (ph == NULL) {
263a47a12beSStefan Roese 				debug("no next-level-cache property\n");
264a47a12beSStefan Roese 				goto next;
265a47a12beSStefan Roese 			}
266a47a12beSStefan Roese 			l3_off = *ph;
267a47a12beSStefan Roese 		}
268a47a12beSStefan Roese next:
269a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off,
270a47a12beSStefan Roese 				"device_type", "cpu", 4);
271a47a12beSStefan Roese 	}
272a47a12beSStefan Roese 	if (l3_off > 0) {
273a47a12beSStefan Roese 		l3_off = fdt_node_offset_by_phandle(blob, l3_off);
274a47a12beSStefan Roese 		if (l3_off < 0) {
275a47a12beSStefan Roese 			printf("%s: %s\n", __func__, fdt_strerror(off));
276a47a12beSStefan Roese 			return ;
277a47a12beSStefan Roese 		}
278a47a12beSStefan Roese 		ft_fixup_l3cache(blob, l3_off);
279a47a12beSStefan Roese 	}
280a47a12beSStefan Roese }
281a47a12beSStefan Roese #else
282a47a12beSStefan Roese #define ft_fixup_l2cache(x)
283a47a12beSStefan Roese #endif
284a47a12beSStefan Roese 
285a47a12beSStefan Roese static inline void ft_fixup_cache(void *blob)
286a47a12beSStefan Roese {
287a47a12beSStefan Roese 	int off;
288a47a12beSStefan Roese 
289a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
290a47a12beSStefan Roese 
291a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
292a47a12beSStefan Roese 		u32 l1cfg0 = mfspr(SPRN_L1CFG0);
293a47a12beSStefan Roese 		u32 l1cfg1 = mfspr(SPRN_L1CFG1);
294a47a12beSStefan Roese 		u32 isize, iline_size, inum_sets, inum_ways;
295a47a12beSStefan Roese 		u32 dsize, dline_size, dnum_sets, dnum_ways;
296a47a12beSStefan Roese 
297a47a12beSStefan Roese 		/* d-side config */
298a47a12beSStefan Roese 		dsize = (l1cfg0 & 0x7ff) * 1024;
299a47a12beSStefan Roese 		dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
300a47a12beSStefan Roese 		dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
301a47a12beSStefan Roese 		dnum_sets = dsize / (dline_size * dnum_ways);
302a47a12beSStefan Roese 
303a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
304a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "d-cache-size", dsize);
305a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
306a47a12beSStefan Roese 
307a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
308a47a12beSStefan Roese 		{
309a47a12beSStefan Roese 			u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
310a47a12beSStefan Roese 			if (reg)
311a47a12beSStefan Roese 				fdt_setprop_cell(blob, off, "cache-stash-id",
312a47a12beSStefan Roese 					 (*reg * 2) + 32 + 0);
313a47a12beSStefan Roese 		}
314a47a12beSStefan Roese #endif
315a47a12beSStefan Roese 
316a47a12beSStefan Roese 		/* i-side config */
317a47a12beSStefan Roese 		isize = (l1cfg1 & 0x7ff) * 1024;
318a47a12beSStefan Roese 		inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
319a47a12beSStefan Roese 		iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
320a47a12beSStefan Roese 		inum_sets = isize / (iline_size * inum_ways);
321a47a12beSStefan Roese 
322a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
323a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "i-cache-size", isize);
324a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
325a47a12beSStefan Roese 
326a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off,
327a47a12beSStefan Roese 				"device_type", "cpu", 4);
328a47a12beSStefan Roese 	}
329a47a12beSStefan Roese 
330a47a12beSStefan Roese 	ft_fixup_l2cache(blob);
331a47a12beSStefan Roese }
332a47a12beSStefan Roese 
333a47a12beSStefan Roese 
334a47a12beSStefan Roese void fdt_add_enet_stashing(void *fdt)
335a47a12beSStefan Roese {
336a47a12beSStefan Roese 	do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
337a47a12beSStefan Roese 
338a47a12beSStefan Roese 	do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
339a47a12beSStefan Roese 
340a47a12beSStefan Roese 	do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
341eea9a123SPankaj Chauhan 	do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1);
342eea9a123SPankaj Chauhan 	do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1);
343eea9a123SPankaj Chauhan 	do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1);
344a47a12beSStefan Roese }
345a47a12beSStefan Roese 
346a47a12beSStefan Roese #if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
3471b942f74SKumar Gala static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
3481b942f74SKumar Gala 			  unsigned long freq)
349a47a12beSStefan Roese {
3501b942f74SKumar Gala 	phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
3511b942f74SKumar Gala 	int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
352a47a12beSStefan Roese 
353a47a12beSStefan Roese 	if (off >= 0) {
354a47a12beSStefan Roese 		off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
355a47a12beSStefan Roese 		if (off > 0)
356a47a12beSStefan Roese 			printf("WARNING enable to set clock-frequency "
3571b942f74SKumar Gala 				"for %s: %s\n", compat, fdt_strerror(off));
358a47a12beSStefan Roese 	}
359a47a12beSStefan Roese }
360a47a12beSStefan Roese 
361a47a12beSStefan Roese static void ft_fixup_dpaa_clks(void *blob)
362a47a12beSStefan Roese {
363a47a12beSStefan Roese 	sys_info_t sysinfo;
364a47a12beSStefan Roese 
365a47a12beSStefan Roese 	get_sys_info(&sysinfo);
3661b942f74SKumar Gala 	ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
3671b942f74SKumar Gala 			sysinfo.freqFMan[0]);
368a47a12beSStefan Roese 
369a47a12beSStefan Roese #if (CONFIG_SYS_NUM_FMAN == 2)
3701b942f74SKumar Gala 	ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
3711b942f74SKumar Gala 			sysinfo.freqFMan[1]);
372a47a12beSStefan Roese #endif
373a47a12beSStefan Roese 
374a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_PME
3751b942f74SKumar Gala 	do_fixup_by_compat_u32(blob, "fsl,pme",
3761b942f74SKumar Gala 		"clock-frequency", sysinfo.freqPME, 1);
377a47a12beSStefan Roese #endif
378a47a12beSStefan Roese }
379a47a12beSStefan Roese #else
380a47a12beSStefan Roese #define ft_fixup_dpaa_clks(x)
381a47a12beSStefan Roese #endif
382a47a12beSStefan Roese 
383a47a12beSStefan Roese #ifdef CONFIG_QE
384a47a12beSStefan Roese static void ft_fixup_qe_snum(void *blob)
385a47a12beSStefan Roese {
386a47a12beSStefan Roese 	unsigned int svr;
387a47a12beSStefan Roese 
388a47a12beSStefan Roese 	svr = mfspr(SPRN_SVR);
389a47a12beSStefan Roese 	if (SVR_SOC_VER(svr) == SVR_8569_E) {
390a47a12beSStefan Roese 		if(IS_SVR_REV(svr, 1, 0))
391a47a12beSStefan Roese 			do_fixup_by_compat_u32(blob, "fsl,qe",
392a47a12beSStefan Roese 				"fsl,qe-num-snums", 46, 1);
393a47a12beSStefan Roese 		else
394a47a12beSStefan Roese 			do_fixup_by_compat_u32(blob, "fsl,qe",
395a47a12beSStefan Roese 				"fsl,qe-num-snums", 76, 1);
396a47a12beSStefan Roese 	}
397a47a12beSStefan Roese }
398a47a12beSStefan Roese #endif
399a47a12beSStefan Roese 
400a47a12beSStefan Roese void ft_cpu_setup(void *blob, bd_t *bd)
401a47a12beSStefan Roese {
402a47a12beSStefan Roese 	int off;
403a47a12beSStefan Roese 	int val;
404a47a12beSStefan Roese 	sys_info_t sysinfo;
405a47a12beSStefan Roese 
406a47a12beSStefan Roese 	/* delete crypto node if not on an E-processor */
407a47a12beSStefan Roese 	if (!IS_E_PROCESSOR(get_svr()))
408a47a12beSStefan Roese 		fdt_fixup_crypto_node(blob, 0);
409a47a12beSStefan Roese 
410a47a12beSStefan Roese 	fdt_fixup_ethernet(blob);
411a47a12beSStefan Roese 
412a47a12beSStefan Roese 	fdt_add_enet_stashing(blob);
413a47a12beSStefan Roese 
414a47a12beSStefan Roese 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
415a47a12beSStefan Roese 		"timebase-frequency", get_tbclk(), 1);
416a47a12beSStefan Roese 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
417a47a12beSStefan Roese 		"bus-frequency", bd->bi_busfreq, 1);
418a47a12beSStefan Roese 	get_sys_info(&sysinfo);
419a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
420a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
421a47a12beSStefan Roese 		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
422a47a12beSStefan Roese 		val = cpu_to_fdt32(sysinfo.freqProcessor[*reg]);
423a47a12beSStefan Roese 		fdt_setprop(blob, off, "clock-frequency", &val, 4);
424a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off, "device_type",
425a47a12beSStefan Roese 							"cpu", 4);
426a47a12beSStefan Roese 	}
427a47a12beSStefan Roese 	do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
428a47a12beSStefan Roese 		"bus-frequency", bd->bi_busfreq, 1);
429a47a12beSStefan Roese 
430a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,pq3-localbus",
431a47a12beSStefan Roese 		"bus-frequency", gd->lbc_clk, 1);
432a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,elbc",
433a47a12beSStefan Roese 		"bus-frequency", gd->lbc_clk, 1);
434a47a12beSStefan Roese #ifdef CONFIG_QE
435a47a12beSStefan Roese 	ft_qe_setup(blob);
436a47a12beSStefan Roese 	ft_fixup_qe_snum(blob);
437a47a12beSStefan Roese #endif
438a47a12beSStefan Roese 
439a47a12beSStefan Roese #ifdef CONFIG_SYS_NS16550
440a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "ns16550",
441a47a12beSStefan Roese 		"clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
442a47a12beSStefan Roese #endif
443a47a12beSStefan Roese 
444a47a12beSStefan Roese #ifdef CONFIG_CPM2
445a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
446a47a12beSStefan Roese 		"current-speed", bd->bi_baudrate, 1);
447a47a12beSStefan Roese 
448a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
449a47a12beSStefan Roese 		"clock-frequency", bd->bi_brgfreq, 1);
450a47a12beSStefan Roese #endif
451a47a12beSStefan Roese 
45285f8cda3SKumar Gala #ifdef CONFIG_FSL_CORENET
45385f8cda3SKumar Gala 	do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
45485f8cda3SKumar Gala 		"clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
45585f8cda3SKumar Gala #endif
45685f8cda3SKumar Gala 
457a47a12beSStefan Roese 	fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
458a47a12beSStefan Roese 
459a47a12beSStefan Roese #ifdef CONFIG_MP
460a47a12beSStefan Roese 	ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize);
461a47a12beSStefan Roese 	ft_fixup_num_cores(blob);
4628f3a7fa4SKumar Gala #endif
463a47a12beSStefan Roese 
464a47a12beSStefan Roese 	ft_fixup_cache(blob);
465a47a12beSStefan Roese 
466a47a12beSStefan Roese #if defined(CONFIG_FSL_ESDHC)
467a47a12beSStefan Roese 	fdt_fixup_esdhc(blob, bd);
468a47a12beSStefan Roese #endif
469a47a12beSStefan Roese 
470a47a12beSStefan Roese 	ft_fixup_dpaa_clks(blob);
471db977abfSKumar Gala 
472db977abfSKumar Gala #if defined(CONFIG_SYS_BMAN_MEM_PHYS)
473db977abfSKumar Gala 	fdt_portal(blob, "fsl,bman-portal", "bman-portals",
474db977abfSKumar Gala 			(u64)CONFIG_SYS_BMAN_MEM_PHYS,
475db977abfSKumar Gala 			CONFIG_SYS_BMAN_MEM_SIZE);
476db977abfSKumar Gala #endif
477db977abfSKumar Gala 
478db977abfSKumar Gala #if defined(CONFIG_SYS_QMAN_MEM_PHYS)
479db977abfSKumar Gala 	fdt_portal(blob, "fsl,qman-portal", "qman-portals",
480db977abfSKumar Gala 			(u64)CONFIG_SYS_QMAN_MEM_PHYS,
481db977abfSKumar Gala 			CONFIG_SYS_QMAN_MEM_SIZE);
482db977abfSKumar Gala 
483db977abfSKumar Gala 	fdt_fixup_qportals(blob);
484db977abfSKumar Gala #endif
485a09b9b68SKumar Gala 
486a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO
487a09b9b68SKumar Gala 	ft_srio_setup(blob);
488a09b9b68SKumar Gala #endif
489*f5feb5afSbhaskar upadhaya 
490*f5feb5afSbhaskar upadhaya 	/*
491*f5feb5afSbhaskar upadhaya 	 * system-clock = CCB clock/2
492*f5feb5afSbhaskar upadhaya 	 * Here gd->bus_clk = CCB clock
493*f5feb5afSbhaskar upadhaya 	 * We are using the system clock as 1588 Timer reference
494*f5feb5afSbhaskar upadhaya 	 * clock source select
495*f5feb5afSbhaskar upadhaya 	 */
496*f5feb5afSbhaskar upadhaya 	do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer",
497*f5feb5afSbhaskar upadhaya 			"timer-frequency", gd->bus_clk/2, 1);
498a47a12beSStefan Roese }
499