1*a47a12beSStefan Roese /* 2*a47a12beSStefan Roese * Copyright 2007-2009 Freescale Semiconductor, Inc. 3*a47a12beSStefan Roese * 4*a47a12beSStefan Roese * (C) Copyright 2000 5*a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 6*a47a12beSStefan Roese * 7*a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 8*a47a12beSStefan Roese * project. 9*a47a12beSStefan Roese * 10*a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 11*a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 12*a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 13*a47a12beSStefan Roese * the License, or (at your option) any later version. 14*a47a12beSStefan Roese * 15*a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 16*a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 17*a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18*a47a12beSStefan Roese * GNU General Public License for more details. 19*a47a12beSStefan Roese * 20*a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 21*a47a12beSStefan Roese * along with this program; if not, write to the Free Software 22*a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23*a47a12beSStefan Roese * MA 02111-1307 USA 24*a47a12beSStefan Roese */ 25*a47a12beSStefan Roese 26*a47a12beSStefan Roese #include <common.h> 27*a47a12beSStefan Roese #include <libfdt.h> 28*a47a12beSStefan Roese #include <fdt_support.h> 29*a47a12beSStefan Roese #include <asm/processor.h> 30*a47a12beSStefan Roese #include <linux/ctype.h> 31*a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC 32*a47a12beSStefan Roese #include <fsl_esdhc.h> 33*a47a12beSStefan Roese #endif 34*a47a12beSStefan Roese 35*a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR; 36*a47a12beSStefan Roese 37*a47a12beSStefan Roese extern void ft_qe_setup(void *blob); 38*a47a12beSStefan Roese extern void ft_fixup_num_cores(void *blob); 39*a47a12beSStefan Roese 40*a47a12beSStefan Roese #ifdef CONFIG_MP 41*a47a12beSStefan Roese #include "mp.h" 42*a47a12beSStefan Roese 43*a47a12beSStefan Roese void ft_fixup_cpu(void *blob, u64 memory_limit) 44*a47a12beSStefan Roese { 45*a47a12beSStefan Roese int off; 46*a47a12beSStefan Roese ulong spin_tbl_addr = get_spin_phys_addr(); 47*a47a12beSStefan Roese u32 bootpg = determine_mp_bootpg(); 48*a47a12beSStefan Roese u32 id = get_my_id(); 49*a47a12beSStefan Roese 50*a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4); 51*a47a12beSStefan Roese while (off != -FDT_ERR_NOTFOUND) { 52*a47a12beSStefan Roese u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0); 53*a47a12beSStefan Roese 54*a47a12beSStefan Roese if (reg) { 55*a47a12beSStefan Roese if (*reg == id) { 56*a47a12beSStefan Roese fdt_setprop_string(blob, off, "status", "okay"); 57*a47a12beSStefan Roese } else { 58*a47a12beSStefan Roese u64 val = *reg * SIZE_BOOT_ENTRY + spin_tbl_addr; 59*a47a12beSStefan Roese val = cpu_to_fdt32(val); 60*a47a12beSStefan Roese fdt_setprop_string(blob, off, "status", 61*a47a12beSStefan Roese "disabled"); 62*a47a12beSStefan Roese fdt_setprop_string(blob, off, "enable-method", 63*a47a12beSStefan Roese "spin-table"); 64*a47a12beSStefan Roese fdt_setprop(blob, off, "cpu-release-addr", 65*a47a12beSStefan Roese &val, sizeof(val)); 66*a47a12beSStefan Roese } 67*a47a12beSStefan Roese } else { 68*a47a12beSStefan Roese printf ("cpu NULL\n"); 69*a47a12beSStefan Roese } 70*a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, off, 71*a47a12beSStefan Roese "device_type", "cpu", 4); 72*a47a12beSStefan Roese } 73*a47a12beSStefan Roese 74*a47a12beSStefan Roese /* Reserve the boot page so OSes dont use it */ 75*a47a12beSStefan Roese if ((u64)bootpg < memory_limit) { 76*a47a12beSStefan Roese off = fdt_add_mem_rsv(blob, bootpg, (u64)4096); 77*a47a12beSStefan Roese if (off < 0) 78*a47a12beSStefan Roese printf("%s: %s\n", __FUNCTION__, fdt_strerror(off)); 79*a47a12beSStefan Roese } 80*a47a12beSStefan Roese } 81*a47a12beSStefan Roese #endif 82*a47a12beSStefan Roese 83*a47a12beSStefan Roese #define ft_fixup_l3cache(x, y) 84*a47a12beSStefan Roese 85*a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE) 86*a47a12beSStefan Roese /* return size in kilobytes */ 87*a47a12beSStefan Roese static inline u32 l2cache_size(void) 88*a47a12beSStefan Roese { 89*a47a12beSStefan Roese volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR; 90*a47a12beSStefan Roese volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3; 91*a47a12beSStefan Roese u32 ver = SVR_SOC_VER(get_svr()); 92*a47a12beSStefan Roese 93*a47a12beSStefan Roese switch (l2siz_field) { 94*a47a12beSStefan Roese case 0x0: 95*a47a12beSStefan Roese break; 96*a47a12beSStefan Roese case 0x1: 97*a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 98*a47a12beSStefan Roese ver == SVR_8541 || ver == SVR_8541_E || 99*a47a12beSStefan Roese ver == SVR_8555 || ver == SVR_8555_E) 100*a47a12beSStefan Roese return 128; 101*a47a12beSStefan Roese else 102*a47a12beSStefan Roese return 256; 103*a47a12beSStefan Roese break; 104*a47a12beSStefan Roese case 0x2: 105*a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 106*a47a12beSStefan Roese ver == SVR_8541 || ver == SVR_8541_E || 107*a47a12beSStefan Roese ver == SVR_8555 || ver == SVR_8555_E) 108*a47a12beSStefan Roese return 256; 109*a47a12beSStefan Roese else 110*a47a12beSStefan Roese return 512; 111*a47a12beSStefan Roese break; 112*a47a12beSStefan Roese case 0x3: 113*a47a12beSStefan Roese return 1024; 114*a47a12beSStefan Roese break; 115*a47a12beSStefan Roese } 116*a47a12beSStefan Roese 117*a47a12beSStefan Roese return 0; 118*a47a12beSStefan Roese } 119*a47a12beSStefan Roese 120*a47a12beSStefan Roese static inline void ft_fixup_l2cache(void *blob) 121*a47a12beSStefan Roese { 122*a47a12beSStefan Roese int len, off; 123*a47a12beSStefan Roese u32 *ph; 124*a47a12beSStefan Roese struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr())); 125*a47a12beSStefan Roese char compat_buf[38]; 126*a47a12beSStefan Roese 127*a47a12beSStefan Roese const u32 line_size = 32; 128*a47a12beSStefan Roese const u32 num_ways = 8; 129*a47a12beSStefan Roese const u32 size = l2cache_size() * 1024; 130*a47a12beSStefan Roese const u32 num_sets = size / (line_size * num_ways); 131*a47a12beSStefan Roese 132*a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4); 133*a47a12beSStefan Roese if (off < 0) { 134*a47a12beSStefan Roese debug("no cpu node fount\n"); 135*a47a12beSStefan Roese return; 136*a47a12beSStefan Roese } 137*a47a12beSStefan Roese 138*a47a12beSStefan Roese ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0); 139*a47a12beSStefan Roese 140*a47a12beSStefan Roese if (ph == NULL) { 141*a47a12beSStefan Roese debug("no next-level-cache property\n"); 142*a47a12beSStefan Roese return ; 143*a47a12beSStefan Roese } 144*a47a12beSStefan Roese 145*a47a12beSStefan Roese off = fdt_node_offset_by_phandle(blob, *ph); 146*a47a12beSStefan Roese if (off < 0) { 147*a47a12beSStefan Roese printf("%s: %s\n", __func__, fdt_strerror(off)); 148*a47a12beSStefan Roese return ; 149*a47a12beSStefan Roese } 150*a47a12beSStefan Roese 151*a47a12beSStefan Roese if (cpu) { 152*a47a12beSStefan Roese if (isdigit(cpu->name[0])) 153*a47a12beSStefan Roese len = sprintf(compat_buf, 154*a47a12beSStefan Roese "fsl,mpc%s-l2-cache-controller", cpu->name); 155*a47a12beSStefan Roese else 156*a47a12beSStefan Roese len = sprintf(compat_buf, 157*a47a12beSStefan Roese "fsl,%c%s-l2-cache-controller", 158*a47a12beSStefan Roese tolower(cpu->name[0]), cpu->name + 1); 159*a47a12beSStefan Roese 160*a47a12beSStefan Roese sprintf(&compat_buf[len + 1], "cache"); 161*a47a12beSStefan Roese } 162*a47a12beSStefan Roese fdt_setprop(blob, off, "cache-unified", NULL, 0); 163*a47a12beSStefan Roese fdt_setprop_cell(blob, off, "cache-block-size", line_size); 164*a47a12beSStefan Roese fdt_setprop_cell(blob, off, "cache-size", size); 165*a47a12beSStefan Roese fdt_setprop_cell(blob, off, "cache-sets", num_sets); 166*a47a12beSStefan Roese fdt_setprop_cell(blob, off, "cache-level", 2); 167*a47a12beSStefan Roese fdt_setprop(blob, off, "compatible", compat_buf, sizeof(compat_buf)); 168*a47a12beSStefan Roese 169*a47a12beSStefan Roese /* we dont bother w/L3 since no platform of this type has one */ 170*a47a12beSStefan Roese } 171*a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE) 172*a47a12beSStefan Roese static inline void ft_fixup_l2cache(void *blob) 173*a47a12beSStefan Roese { 174*a47a12beSStefan Roese int off, l2_off, l3_off = -1; 175*a47a12beSStefan Roese u32 *ph; 176*a47a12beSStefan Roese u32 l2cfg0 = mfspr(SPRN_L2CFG0); 177*a47a12beSStefan Roese u32 size, line_size, num_ways, num_sets; 178*a47a12beSStefan Roese 179*a47a12beSStefan Roese size = (l2cfg0 & 0x3fff) * 64 * 1024; 180*a47a12beSStefan Roese num_ways = ((l2cfg0 >> 14) & 0x1f) + 1; 181*a47a12beSStefan Roese line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32; 182*a47a12beSStefan Roese num_sets = size / (line_size * num_ways); 183*a47a12beSStefan Roese 184*a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4); 185*a47a12beSStefan Roese 186*a47a12beSStefan Roese while (off != -FDT_ERR_NOTFOUND) { 187*a47a12beSStefan Roese ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0); 188*a47a12beSStefan Roese 189*a47a12beSStefan Roese if (ph == NULL) { 190*a47a12beSStefan Roese debug("no next-level-cache property\n"); 191*a47a12beSStefan Roese goto next; 192*a47a12beSStefan Roese } 193*a47a12beSStefan Roese 194*a47a12beSStefan Roese l2_off = fdt_node_offset_by_phandle(blob, *ph); 195*a47a12beSStefan Roese if (l2_off < 0) { 196*a47a12beSStefan Roese printf("%s: %s\n", __func__, fdt_strerror(off)); 197*a47a12beSStefan Roese goto next; 198*a47a12beSStefan Roese } 199*a47a12beSStefan Roese 200*a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING 201*a47a12beSStefan Roese { 202*a47a12beSStefan Roese u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0); 203*a47a12beSStefan Roese if (reg) 204*a47a12beSStefan Roese fdt_setprop_cell(blob, l2_off, "cache-stash-id", 205*a47a12beSStefan Roese (*reg * 2) + 32 + 1); 206*a47a12beSStefan Roese } 207*a47a12beSStefan Roese #endif 208*a47a12beSStefan Roese 209*a47a12beSStefan Roese fdt_setprop(blob, l2_off, "cache-unified", NULL, 0); 210*a47a12beSStefan Roese fdt_setprop_cell(blob, l2_off, "cache-block-size", line_size); 211*a47a12beSStefan Roese fdt_setprop_cell(blob, l2_off, "cache-size", size); 212*a47a12beSStefan Roese fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets); 213*a47a12beSStefan Roese fdt_setprop_cell(blob, l2_off, "cache-level", 2); 214*a47a12beSStefan Roese fdt_setprop(blob, l2_off, "compatible", "cache", 6); 215*a47a12beSStefan Roese 216*a47a12beSStefan Roese if (l3_off < 0) { 217*a47a12beSStefan Roese ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0); 218*a47a12beSStefan Roese 219*a47a12beSStefan Roese if (ph == NULL) { 220*a47a12beSStefan Roese debug("no next-level-cache property\n"); 221*a47a12beSStefan Roese goto next; 222*a47a12beSStefan Roese } 223*a47a12beSStefan Roese l3_off = *ph; 224*a47a12beSStefan Roese } 225*a47a12beSStefan Roese next: 226*a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, off, 227*a47a12beSStefan Roese "device_type", "cpu", 4); 228*a47a12beSStefan Roese } 229*a47a12beSStefan Roese if (l3_off > 0) { 230*a47a12beSStefan Roese l3_off = fdt_node_offset_by_phandle(blob, l3_off); 231*a47a12beSStefan Roese if (l3_off < 0) { 232*a47a12beSStefan Roese printf("%s: %s\n", __func__, fdt_strerror(off)); 233*a47a12beSStefan Roese return ; 234*a47a12beSStefan Roese } 235*a47a12beSStefan Roese ft_fixup_l3cache(blob, l3_off); 236*a47a12beSStefan Roese } 237*a47a12beSStefan Roese } 238*a47a12beSStefan Roese #else 239*a47a12beSStefan Roese #define ft_fixup_l2cache(x) 240*a47a12beSStefan Roese #endif 241*a47a12beSStefan Roese 242*a47a12beSStefan Roese static inline void ft_fixup_cache(void *blob) 243*a47a12beSStefan Roese { 244*a47a12beSStefan Roese int off; 245*a47a12beSStefan Roese 246*a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4); 247*a47a12beSStefan Roese 248*a47a12beSStefan Roese while (off != -FDT_ERR_NOTFOUND) { 249*a47a12beSStefan Roese u32 l1cfg0 = mfspr(SPRN_L1CFG0); 250*a47a12beSStefan Roese u32 l1cfg1 = mfspr(SPRN_L1CFG1); 251*a47a12beSStefan Roese u32 isize, iline_size, inum_sets, inum_ways; 252*a47a12beSStefan Roese u32 dsize, dline_size, dnum_sets, dnum_ways; 253*a47a12beSStefan Roese 254*a47a12beSStefan Roese /* d-side config */ 255*a47a12beSStefan Roese dsize = (l1cfg0 & 0x7ff) * 1024; 256*a47a12beSStefan Roese dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1; 257*a47a12beSStefan Roese dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32; 258*a47a12beSStefan Roese dnum_sets = dsize / (dline_size * dnum_ways); 259*a47a12beSStefan Roese 260*a47a12beSStefan Roese fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size); 261*a47a12beSStefan Roese fdt_setprop_cell(blob, off, "d-cache-size", dsize); 262*a47a12beSStefan Roese fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets); 263*a47a12beSStefan Roese 264*a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING 265*a47a12beSStefan Roese { 266*a47a12beSStefan Roese u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0); 267*a47a12beSStefan Roese if (reg) 268*a47a12beSStefan Roese fdt_setprop_cell(blob, off, "cache-stash-id", 269*a47a12beSStefan Roese (*reg * 2) + 32 + 0); 270*a47a12beSStefan Roese } 271*a47a12beSStefan Roese #endif 272*a47a12beSStefan Roese 273*a47a12beSStefan Roese /* i-side config */ 274*a47a12beSStefan Roese isize = (l1cfg1 & 0x7ff) * 1024; 275*a47a12beSStefan Roese inum_ways = ((l1cfg1 >> 11) & 0xff) + 1; 276*a47a12beSStefan Roese iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32; 277*a47a12beSStefan Roese inum_sets = isize / (iline_size * inum_ways); 278*a47a12beSStefan Roese 279*a47a12beSStefan Roese fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size); 280*a47a12beSStefan Roese fdt_setprop_cell(blob, off, "i-cache-size", isize); 281*a47a12beSStefan Roese fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets); 282*a47a12beSStefan Roese 283*a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, off, 284*a47a12beSStefan Roese "device_type", "cpu", 4); 285*a47a12beSStefan Roese } 286*a47a12beSStefan Roese 287*a47a12beSStefan Roese ft_fixup_l2cache(blob); 288*a47a12beSStefan Roese } 289*a47a12beSStefan Roese 290*a47a12beSStefan Roese 291*a47a12beSStefan Roese void fdt_add_enet_stashing(void *fdt) 292*a47a12beSStefan Roese { 293*a47a12beSStefan Roese do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1); 294*a47a12beSStefan Roese 295*a47a12beSStefan Roese do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1); 296*a47a12beSStefan Roese 297*a47a12beSStefan Roese do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1); 298*a47a12beSStefan Roese } 299*a47a12beSStefan Roese 300*a47a12beSStefan Roese #if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME) 301*a47a12beSStefan Roese static void ft_fixup_clks(void *blob, const char *alias, unsigned long freq) 302*a47a12beSStefan Roese { 303*a47a12beSStefan Roese const char *path = fdt_get_alias(blob, alias); 304*a47a12beSStefan Roese 305*a47a12beSStefan Roese int off = fdt_path_offset(blob, path); 306*a47a12beSStefan Roese 307*a47a12beSStefan Roese if (off >= 0) { 308*a47a12beSStefan Roese off = fdt_setprop_cell(blob, off, "clock-frequency", freq); 309*a47a12beSStefan Roese if (off > 0) 310*a47a12beSStefan Roese printf("WARNING enable to set clock-frequency " 311*a47a12beSStefan Roese "for %s: %s\n", alias, fdt_strerror(off)); 312*a47a12beSStefan Roese } 313*a47a12beSStefan Roese } 314*a47a12beSStefan Roese 315*a47a12beSStefan Roese static void ft_fixup_dpaa_clks(void *blob) 316*a47a12beSStefan Roese { 317*a47a12beSStefan Roese sys_info_t sysinfo; 318*a47a12beSStefan Roese 319*a47a12beSStefan Roese get_sys_info(&sysinfo); 320*a47a12beSStefan Roese ft_fixup_clks(blob, "fman0", sysinfo.freqFMan[0]); 321*a47a12beSStefan Roese 322*a47a12beSStefan Roese #if (CONFIG_SYS_NUM_FMAN == 2) 323*a47a12beSStefan Roese ft_fixup_clks(blob, "fman1", sysinfo.freqFMan[1]); 324*a47a12beSStefan Roese #endif 325*a47a12beSStefan Roese 326*a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_PME 327*a47a12beSStefan Roese ft_fixup_clks(blob, "pme", sysinfo.freqPME); 328*a47a12beSStefan Roese #endif 329*a47a12beSStefan Roese } 330*a47a12beSStefan Roese #else 331*a47a12beSStefan Roese #define ft_fixup_dpaa_clks(x) 332*a47a12beSStefan Roese #endif 333*a47a12beSStefan Roese 334*a47a12beSStefan Roese #ifdef CONFIG_QE 335*a47a12beSStefan Roese static void ft_fixup_qe_snum(void *blob) 336*a47a12beSStefan Roese { 337*a47a12beSStefan Roese unsigned int svr; 338*a47a12beSStefan Roese 339*a47a12beSStefan Roese svr = mfspr(SPRN_SVR); 340*a47a12beSStefan Roese if (SVR_SOC_VER(svr) == SVR_8569_E) { 341*a47a12beSStefan Roese if(IS_SVR_REV(svr, 1, 0)) 342*a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "fsl,qe", 343*a47a12beSStefan Roese "fsl,qe-num-snums", 46, 1); 344*a47a12beSStefan Roese else 345*a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "fsl,qe", 346*a47a12beSStefan Roese "fsl,qe-num-snums", 76, 1); 347*a47a12beSStefan Roese } 348*a47a12beSStefan Roese } 349*a47a12beSStefan Roese #endif 350*a47a12beSStefan Roese 351*a47a12beSStefan Roese void ft_cpu_setup(void *blob, bd_t *bd) 352*a47a12beSStefan Roese { 353*a47a12beSStefan Roese int off; 354*a47a12beSStefan Roese int val; 355*a47a12beSStefan Roese sys_info_t sysinfo; 356*a47a12beSStefan Roese 357*a47a12beSStefan Roese /* delete crypto node if not on an E-processor */ 358*a47a12beSStefan Roese if (!IS_E_PROCESSOR(get_svr())) 359*a47a12beSStefan Roese fdt_fixup_crypto_node(blob, 0); 360*a47a12beSStefan Roese 361*a47a12beSStefan Roese fdt_fixup_ethernet(blob); 362*a47a12beSStefan Roese 363*a47a12beSStefan Roese fdt_add_enet_stashing(blob); 364*a47a12beSStefan Roese 365*a47a12beSStefan Roese do_fixup_by_prop_u32(blob, "device_type", "cpu", 4, 366*a47a12beSStefan Roese "timebase-frequency", get_tbclk(), 1); 367*a47a12beSStefan Roese do_fixup_by_prop_u32(blob, "device_type", "cpu", 4, 368*a47a12beSStefan Roese "bus-frequency", bd->bi_busfreq, 1); 369*a47a12beSStefan Roese get_sys_info(&sysinfo); 370*a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4); 371*a47a12beSStefan Roese while (off != -FDT_ERR_NOTFOUND) { 372*a47a12beSStefan Roese u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0); 373*a47a12beSStefan Roese val = cpu_to_fdt32(sysinfo.freqProcessor[*reg]); 374*a47a12beSStefan Roese fdt_setprop(blob, off, "clock-frequency", &val, 4); 375*a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, off, "device_type", 376*a47a12beSStefan Roese "cpu", 4); 377*a47a12beSStefan Roese } 378*a47a12beSStefan Roese do_fixup_by_prop_u32(blob, "device_type", "soc", 4, 379*a47a12beSStefan Roese "bus-frequency", bd->bi_busfreq, 1); 380*a47a12beSStefan Roese 381*a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "fsl,pq3-localbus", 382*a47a12beSStefan Roese "bus-frequency", gd->lbc_clk, 1); 383*a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "fsl,elbc", 384*a47a12beSStefan Roese "bus-frequency", gd->lbc_clk, 1); 385*a47a12beSStefan Roese #ifdef CONFIG_QE 386*a47a12beSStefan Roese ft_qe_setup(blob); 387*a47a12beSStefan Roese ft_fixup_qe_snum(blob); 388*a47a12beSStefan Roese #endif 389*a47a12beSStefan Roese 390*a47a12beSStefan Roese #ifdef CONFIG_SYS_NS16550 391*a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "ns16550", 392*a47a12beSStefan Roese "clock-frequency", CONFIG_SYS_NS16550_CLK, 1); 393*a47a12beSStefan Roese #endif 394*a47a12beSStefan Roese 395*a47a12beSStefan Roese #ifdef CONFIG_CPM2 396*a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart", 397*a47a12beSStefan Roese "current-speed", bd->bi_baudrate, 1); 398*a47a12beSStefan Roese 399*a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "fsl,cpm2-brg", 400*a47a12beSStefan Roese "clock-frequency", bd->bi_brgfreq, 1); 401*a47a12beSStefan Roese #endif 402*a47a12beSStefan Roese 403*a47a12beSStefan Roese fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize); 404*a47a12beSStefan Roese 405*a47a12beSStefan Roese #ifdef CONFIG_MP 406*a47a12beSStefan Roese ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize); 407*a47a12beSStefan Roese #endif 408*a47a12beSStefan Roese ft_fixup_num_cores(blob); 409*a47a12beSStefan Roese 410*a47a12beSStefan Roese ft_fixup_cache(blob); 411*a47a12beSStefan Roese 412*a47a12beSStefan Roese #if defined(CONFIG_FSL_ESDHC) 413*a47a12beSStefan Roese fdt_fixup_esdhc(blob, bd); 414*a47a12beSStefan Roese #endif 415*a47a12beSStefan Roese 416*a47a12beSStefan Roese ft_fixup_dpaa_clks(blob); 417*a47a12beSStefan Roese } 418