xref: /openbmc/u-boot/arch/powerpc/cpu/mpc85xx/fdt.c (revision 8d451a7129ee6820cc126c77f0f0a175a2cb2e8d)
1a47a12beSStefan Roese /*
2a09b9b68SKumar Gala  * Copyright 2007-2011 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  *
4a47a12beSStefan Roese  * (C) Copyright 2000
5a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6a47a12beSStefan Roese  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
8a47a12beSStefan Roese  */
9a47a12beSStefan Roese 
10a47a12beSStefan Roese #include <common.h>
11a47a12beSStefan Roese #include <libfdt.h>
12a47a12beSStefan Roese #include <fdt_support.h>
13a47a12beSStefan Roese #include <asm/processor.h>
14a47a12beSStefan Roese #include <linux/ctype.h>
156aba33e9SKumar Gala #include <asm/io.h>
16db977abfSKumar Gala #include <asm/fsl_portals.h>
17a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC
18a47a12beSStefan Roese #include <fsl_esdhc.h>
19a47a12beSStefan Roese #endif
20ffadc441STimur Tabi #include "../../../../drivers/qe/qe.h"		/* For struct qe_firmware */
21a47a12beSStefan Roese 
22a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
23a47a12beSStefan Roese 
24a47a12beSStefan Roese extern void ft_qe_setup(void *blob);
25a47a12beSStefan Roese extern void ft_fixup_num_cores(void *blob);
26a09b9b68SKumar Gala extern void ft_srio_setup(void *blob);
27a47a12beSStefan Roese 
28a47a12beSStefan Roese #ifdef CONFIG_MP
29a47a12beSStefan Roese #include "mp.h"
30a47a12beSStefan Roese 
31a47a12beSStefan Roese void ft_fixup_cpu(void *blob, u64 memory_limit)
32a47a12beSStefan Roese {
33a47a12beSStefan Roese 	int off;
34ffd06e02SYork Sun 	phys_addr_t spin_tbl_addr = get_spin_phys_addr();
35eb539412SYork Sun 	u32 bootpg = determine_mp_bootpg(NULL);
36a47a12beSStefan Roese 	u32 id = get_my_id();
379d64c6bbSAaron Sierra 	const char *enable_method;
38a47a12beSStefan Roese 
39a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
40a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
41a47a12beSStefan Roese 		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
42a47a12beSStefan Roese 
43a47a12beSStefan Roese 		if (reg) {
44709389b6SYork Sun 			u32 phys_cpu_id = thread_to_core(*reg);
45709389b6SYork Sun 			u64 val = phys_cpu_id * SIZE_BOOT_ENTRY + spin_tbl_addr;
46709389b6SYork Sun 			val = cpu_to_fdt64(val);
47b80d3054SMatthew McClintock 			if (*reg == id) {
48b80d3054SMatthew McClintock 				fdt_setprop_string(blob, off, "status",
49b80d3054SMatthew McClintock 								"okay");
50b80d3054SMatthew McClintock 			} else {
51a47a12beSStefan Roese 				fdt_setprop_string(blob, off, "status",
52a47a12beSStefan Roese 								"disabled");
53b80d3054SMatthew McClintock 			}
549d64c6bbSAaron Sierra 
559d64c6bbSAaron Sierra 			if (hold_cores_in_reset(0)) {
569d64c6bbSAaron Sierra #ifdef CONFIG_FSL_CORENET
579d64c6bbSAaron Sierra 				/* Cores held in reset, use BRR to release */
589d64c6bbSAaron Sierra 				enable_method = "fsl,brr-holdoff";
599d64c6bbSAaron Sierra #else
609d64c6bbSAaron Sierra 				/* Cores held in reset, use EEBPCR to release */
619d64c6bbSAaron Sierra 				enable_method = "fsl,eebpcr-holdoff";
629d64c6bbSAaron Sierra #endif
639d64c6bbSAaron Sierra 			} else {
649d64c6bbSAaron Sierra 				/* Cores out of reset and in a spin-loop */
659d64c6bbSAaron Sierra 				enable_method = "spin-table";
669d64c6bbSAaron Sierra 
67a47a12beSStefan Roese 				fdt_setprop(blob, off, "cpu-release-addr",
68a47a12beSStefan Roese 						&val, sizeof(val));
699d64c6bbSAaron Sierra 			}
709d64c6bbSAaron Sierra 
719d64c6bbSAaron Sierra 			fdt_setprop_string(blob, off, "enable-method",
729d64c6bbSAaron Sierra 							enable_method);
73a47a12beSStefan Roese 		} else {
74a47a12beSStefan Roese 			printf ("cpu NULL\n");
75a47a12beSStefan Roese 		}
76a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off,
77a47a12beSStefan Roese 				"device_type", "cpu", 4);
78a47a12beSStefan Roese 	}
79a47a12beSStefan Roese 
80a47a12beSStefan Roese 	/* Reserve the boot page so OSes dont use it */
81a47a12beSStefan Roese 	if ((u64)bootpg < memory_limit) {
82a47a12beSStefan Roese 		off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
83a47a12beSStefan Roese 		if (off < 0)
84ffd06e02SYork Sun 			printf("Failed to reserve memory for bootpg: %s\n",
85ffd06e02SYork Sun 				fdt_strerror(off));
86ffd06e02SYork Sun 	}
872d9f26b6SYork Sun 
882d9f26b6SYork Sun #ifndef CONFIG_MPC8xxx_DISABLE_BPTR
892d9f26b6SYork Sun 	/*
902d9f26b6SYork Sun 	 * Reserve the default boot page so OSes dont use it.
912d9f26b6SYork Sun 	 * The default boot page is always mapped to bootpg above using
922d9f26b6SYork Sun 	 * boot page translation.
932d9f26b6SYork Sun 	 */
942d9f26b6SYork Sun 	if (0xfffff000ull < memory_limit) {
952d9f26b6SYork Sun 		off = fdt_add_mem_rsv(blob, 0xfffff000ull, (u64)4096);
962d9f26b6SYork Sun 		if (off < 0) {
972d9f26b6SYork Sun 			printf("Failed to reserve memory for 0xfffff000: %s\n",
982d9f26b6SYork Sun 				fdt_strerror(off));
992d9f26b6SYork Sun 		}
1002d9f26b6SYork Sun 	}
1012d9f26b6SYork Sun #endif
1022d9f26b6SYork Sun 
103ffd06e02SYork Sun 	/* Reserve spin table page */
104ffd06e02SYork Sun 	if (spin_tbl_addr < memory_limit) {
105ffd06e02SYork Sun 		off = fdt_add_mem_rsv(blob,
106ffd06e02SYork Sun 			(spin_tbl_addr & ~0xffful), 4096);
107ffd06e02SYork Sun 		if (off < 0)
108ffd06e02SYork Sun 			printf("Failed to reserve memory for spin table: %s\n",
109ffd06e02SYork Sun 				fdt_strerror(off));
110a47a12beSStefan Roese 	}
111a47a12beSStefan Roese }
112a47a12beSStefan Roese #endif
113a47a12beSStefan Roese 
1146aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC
1156aba33e9SKumar Gala static inline void ft_fixup_l3cache(void *blob, int off)
1166aba33e9SKumar Gala {
1176aba33e9SKumar Gala 	u32 line_size, num_ways, size, num_sets;
1186aba33e9SKumar Gala 	cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR;
1196aba33e9SKumar Gala 	u32 cfg0 = in_be32(&cpc->cpccfg0);
1206aba33e9SKumar Gala 
1216aba33e9SKumar Gala 	size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC;
1226aba33e9SKumar Gala 	num_ways = CPC_CFG0_NUM_WAYS(cfg0);
1236aba33e9SKumar Gala 	line_size = CPC_CFG0_LINE_SZ(cfg0);
1246aba33e9SKumar Gala 	num_sets = size / (line_size * num_ways);
1256aba33e9SKumar Gala 
1266aba33e9SKumar Gala 	fdt_setprop(blob, off, "cache-unified", NULL, 0);
1276aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-block-size", line_size);
1286aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-size", size);
1296aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-sets", num_sets);
1306aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-level", 3);
1316aba33e9SKumar Gala #ifdef CONFIG_SYS_CACHE_STASHING
1326aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-stash-id", 1);
1336aba33e9SKumar Gala #endif
1346aba33e9SKumar Gala }
1356aba33e9SKumar Gala #else
136a47a12beSStefan Roese #define ft_fixup_l3cache(x, y)
1376aba33e9SKumar Gala #endif
138a47a12beSStefan Roese 
139a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE)
140a47a12beSStefan Roese /* return size in kilobytes */
141a47a12beSStefan Roese static inline u32 l2cache_size(void)
142a47a12beSStefan Roese {
143a47a12beSStefan Roese 	volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
144a47a12beSStefan Roese 	volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
145a47a12beSStefan Roese 	u32 ver = SVR_SOC_VER(get_svr());
146a47a12beSStefan Roese 
147a47a12beSStefan Roese 	switch (l2siz_field) {
148a47a12beSStefan Roese 	case 0x0:
149a47a12beSStefan Roese 		break;
150a47a12beSStefan Roese 	case 0x1:
151a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
15248f6a5c3SYork Sun 		    ver == SVR_8541 || ver == SVR_8555)
153a47a12beSStefan Roese 			return 128;
154a47a12beSStefan Roese 		else
155a47a12beSStefan Roese 			return 256;
156a47a12beSStefan Roese 		break;
157a47a12beSStefan Roese 	case 0x2:
158a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
15948f6a5c3SYork Sun 		    ver == SVR_8541 || ver == SVR_8555)
160a47a12beSStefan Roese 			return 256;
161a47a12beSStefan Roese 		else
162a47a12beSStefan Roese 			return 512;
163a47a12beSStefan Roese 		break;
164a47a12beSStefan Roese 	case 0x3:
165a47a12beSStefan Roese 		return 1024;
166a47a12beSStefan Roese 		break;
167a47a12beSStefan Roese 	}
168a47a12beSStefan Roese 
169a47a12beSStefan Roese 	return 0;
170a47a12beSStefan Roese }
171a47a12beSStefan Roese 
172a47a12beSStefan Roese static inline void ft_fixup_l2cache(void *blob)
173a47a12beSStefan Roese {
174a47a12beSStefan Roese 	int len, off;
175a47a12beSStefan Roese 	u32 *ph;
176a47a12beSStefan Roese 	struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
177a47a12beSStefan Roese 
178a47a12beSStefan Roese 	const u32 line_size = 32;
179a47a12beSStefan Roese 	const u32 num_ways = 8;
180a47a12beSStefan Roese 	const u32 size = l2cache_size() * 1024;
181a47a12beSStefan Roese 	const u32 num_sets = size / (line_size * num_ways);
182a47a12beSStefan Roese 
183a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
184a47a12beSStefan Roese 	if (off < 0) {
185a47a12beSStefan Roese 		debug("no cpu node fount\n");
186a47a12beSStefan Roese 		return;
187a47a12beSStefan Roese 	}
188a47a12beSStefan Roese 
189a47a12beSStefan Roese 	ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
190a47a12beSStefan Roese 
191a47a12beSStefan Roese 	if (ph == NULL) {
192a47a12beSStefan Roese 		debug("no next-level-cache property\n");
193a47a12beSStefan Roese 		return ;
194a47a12beSStefan Roese 	}
195a47a12beSStefan Roese 
196a47a12beSStefan Roese 	off = fdt_node_offset_by_phandle(blob, *ph);
197a47a12beSStefan Roese 	if (off < 0) {
198a47a12beSStefan Roese 		printf("%s: %s\n", __func__, fdt_strerror(off));
199a47a12beSStefan Roese 		return ;
200a47a12beSStefan Roese 	}
201a47a12beSStefan Roese 
202a47a12beSStefan Roese 	if (cpu) {
203ee4756d4STimur Tabi 		char buf[40];
204a47a12beSStefan Roese 
205ee4756d4STimur Tabi 		if (isdigit(cpu->name[0])) {
206ee4756d4STimur Tabi 			/* MPCxxxx, where xxxx == 4-digit number */
207ee4756d4STimur Tabi 			len = sprintf(buf, "fsl,mpc%s-l2-cache-controller",
208ee4756d4STimur Tabi 				cpu->name) + 1;
209ee4756d4STimur Tabi 		} else {
210ee4756d4STimur Tabi 			/* Pxxxx or Txxxx, where xxxx == 4-digit number */
211ee4756d4STimur Tabi 			len = sprintf(buf, "fsl,%c%s-l2-cache-controller",
212ee4756d4STimur Tabi 				tolower(cpu->name[0]), cpu->name + 1) + 1;
213ee4756d4STimur Tabi 		}
214ee4756d4STimur Tabi 
215ee4756d4STimur Tabi 		/*
216ee4756d4STimur Tabi 		 * append "cache" after the NULL character that the previous
217ee4756d4STimur Tabi 		 * sprintf wrote.  This is how a device tree stores multiple
218ee4756d4STimur Tabi 		 * strings in a property.
219ee4756d4STimur Tabi 		 */
220ee4756d4STimur Tabi 		len += sprintf(buf + len, "cache") + 1;
221ee4756d4STimur Tabi 
222ee4756d4STimur Tabi 		fdt_setprop(blob, off, "compatible", buf, len);
223a47a12beSStefan Roese 	}
224a47a12beSStefan Roese 	fdt_setprop(blob, off, "cache-unified", NULL, 0);
225a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-block-size", line_size);
226a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-size", size);
227a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-sets", num_sets);
228a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-level", 2);
229a47a12beSStefan Roese 
230a47a12beSStefan Roese 	/* we dont bother w/L3 since no platform of this type has one */
231a47a12beSStefan Roese }
2326d2b9da1SYork Sun #elif defined(CONFIG_BACKSIDE_L2_CACHE) || \
2336d2b9da1SYork Sun 	defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
234a47a12beSStefan Roese static inline void ft_fixup_l2cache(void *blob)
235a47a12beSStefan Roese {
236a47a12beSStefan Roese 	int off, l2_off, l3_off = -1;
237a47a12beSStefan Roese 	u32 *ph;
2386d2b9da1SYork Sun #ifdef	CONFIG_BACKSIDE_L2_CACHE
239a47a12beSStefan Roese 	u32 l2cfg0 = mfspr(SPRN_L2CFG0);
2406d2b9da1SYork Sun #else
2416d2b9da1SYork Sun 	struct ccsr_cluster_l2 *l2cache =
2426d2b9da1SYork Sun 		(struct ccsr_cluster_l2 __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2);
2436d2b9da1SYork Sun 	u32 l2cfg0 = in_be32(&l2cache->l2cfg0);
2446d2b9da1SYork Sun #endif
245a47a12beSStefan Roese 	u32 size, line_size, num_ways, num_sets;
246acf3f8daSKumar Gala 	int has_l2 = 1;
247acf3f8daSKumar Gala 
248acf3f8daSKumar Gala 	/* P2040/P2040E has no L2, so dont set any L2 props */
24948f6a5c3SYork Sun 	if (SVR_SOC_VER(get_svr()) == SVR_P2040)
250acf3f8daSKumar Gala 		has_l2 = 0;
251a47a12beSStefan Roese 
252a47a12beSStefan Roese 	size = (l2cfg0 & 0x3fff) * 64 * 1024;
253a47a12beSStefan Roese 	num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
254a47a12beSStefan Roese 	line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
255a47a12beSStefan Roese 	num_sets = size / (line_size * num_ways);
256a47a12beSStefan Roese 
257a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
258a47a12beSStefan Roese 
259a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
260a47a12beSStefan Roese 		ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
261a47a12beSStefan Roese 
262a47a12beSStefan Roese 		if (ph == NULL) {
263a47a12beSStefan Roese 			debug("no next-level-cache property\n");
264a47a12beSStefan Roese 			goto next;
265a47a12beSStefan Roese 		}
266a47a12beSStefan Roese 
267a47a12beSStefan Roese 		l2_off = fdt_node_offset_by_phandle(blob, *ph);
268a47a12beSStefan Roese 		if (l2_off < 0) {
269a47a12beSStefan Roese 			printf("%s: %s\n", __func__, fdt_strerror(off));
270a47a12beSStefan Roese 			goto next;
271a47a12beSStefan Roese 		}
272a47a12beSStefan Roese 
273acf3f8daSKumar Gala 		if (has_l2) {
274a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
275a47a12beSStefan Roese 			u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
276e9827468SPrabhakar Kushwaha #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
2776d2b9da1SYork Sun 			/* Only initialize every eighth thread */
278*8d451a71SScott Wood 			if (reg && !((*reg) % 8)) {
279*8d451a71SScott Wood 				fdt_setprop_cell(blob, l2_off, "cache-stash-id",
280*8d451a71SScott Wood 						 (*reg / 4) + 32 + 1);
281*8d451a71SScott Wood 			}
2826d2b9da1SYork Sun #else
283*8d451a71SScott Wood 			if (reg) {
284a47a12beSStefan Roese 				fdt_setprop_cell(blob, l2_off, "cache-stash-id",
285a47a12beSStefan Roese 						 (*reg * 2) + 32 + 1);
286*8d451a71SScott Wood 			}
287*8d451a71SScott Wood #endif
288a47a12beSStefan Roese #endif
289a47a12beSStefan Roese 
290a47a12beSStefan Roese 			fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
291acf3f8daSKumar Gala 			fdt_setprop_cell(blob, l2_off, "cache-block-size",
292acf3f8daSKumar Gala 						line_size);
293a47a12beSStefan Roese 			fdt_setprop_cell(blob, l2_off, "cache-size", size);
294a47a12beSStefan Roese 			fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
295a47a12beSStefan Roese 			fdt_setprop_cell(blob, l2_off, "cache-level", 2);
296a47a12beSStefan Roese 			fdt_setprop(blob, l2_off, "compatible", "cache", 6);
297acf3f8daSKumar Gala 		}
298a47a12beSStefan Roese 
299a47a12beSStefan Roese 		if (l3_off < 0) {
300a47a12beSStefan Roese 			ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
301a47a12beSStefan Roese 
302a47a12beSStefan Roese 			if (ph == NULL) {
303a47a12beSStefan Roese 				debug("no next-level-cache property\n");
304a47a12beSStefan Roese 				goto next;
305a47a12beSStefan Roese 			}
306a47a12beSStefan Roese 			l3_off = *ph;
307a47a12beSStefan Roese 		}
308a47a12beSStefan Roese next:
309a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off,
310a47a12beSStefan Roese 				"device_type", "cpu", 4);
311a47a12beSStefan Roese 	}
312a47a12beSStefan Roese 	if (l3_off > 0) {
313a47a12beSStefan Roese 		l3_off = fdt_node_offset_by_phandle(blob, l3_off);
314a47a12beSStefan Roese 		if (l3_off < 0) {
315a47a12beSStefan Roese 			printf("%s: %s\n", __func__, fdt_strerror(off));
316a47a12beSStefan Roese 			return ;
317a47a12beSStefan Roese 		}
318a47a12beSStefan Roese 		ft_fixup_l3cache(blob, l3_off);
319a47a12beSStefan Roese 	}
320a47a12beSStefan Roese }
321a47a12beSStefan Roese #else
322a47a12beSStefan Roese #define ft_fixup_l2cache(x)
323a47a12beSStefan Roese #endif
324a47a12beSStefan Roese 
325a47a12beSStefan Roese static inline void ft_fixup_cache(void *blob)
326a47a12beSStefan Roese {
327a47a12beSStefan Roese 	int off;
328a47a12beSStefan Roese 
329a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
330a47a12beSStefan Roese 
331a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
332a47a12beSStefan Roese 		u32 l1cfg0 = mfspr(SPRN_L1CFG0);
333a47a12beSStefan Roese 		u32 l1cfg1 = mfspr(SPRN_L1CFG1);
334a47a12beSStefan Roese 		u32 isize, iline_size, inum_sets, inum_ways;
335a47a12beSStefan Roese 		u32 dsize, dline_size, dnum_sets, dnum_ways;
336a47a12beSStefan Roese 
337a47a12beSStefan Roese 		/* d-side config */
338a47a12beSStefan Roese 		dsize = (l1cfg0 & 0x7ff) * 1024;
339a47a12beSStefan Roese 		dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
340a47a12beSStefan Roese 		dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
341a47a12beSStefan Roese 		dnum_sets = dsize / (dline_size * dnum_ways);
342a47a12beSStefan Roese 
343a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
344a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "d-cache-size", dsize);
345a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
346a47a12beSStefan Roese 
347a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
348a47a12beSStefan Roese 		{
349a47a12beSStefan Roese 			u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
350a47a12beSStefan Roese 			if (reg)
351a47a12beSStefan Roese 				fdt_setprop_cell(blob, off, "cache-stash-id",
352a47a12beSStefan Roese 					 (*reg * 2) + 32 + 0);
353a47a12beSStefan Roese 		}
354a47a12beSStefan Roese #endif
355a47a12beSStefan Roese 
356a47a12beSStefan Roese 		/* i-side config */
357a47a12beSStefan Roese 		isize = (l1cfg1 & 0x7ff) * 1024;
358a47a12beSStefan Roese 		inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
359a47a12beSStefan Roese 		iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
360a47a12beSStefan Roese 		inum_sets = isize / (iline_size * inum_ways);
361a47a12beSStefan Roese 
362a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
363a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "i-cache-size", isize);
364a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
365a47a12beSStefan Roese 
366a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off,
367a47a12beSStefan Roese 				"device_type", "cpu", 4);
368a47a12beSStefan Roese 	}
369a47a12beSStefan Roese 
370a47a12beSStefan Roese 	ft_fixup_l2cache(blob);
371a47a12beSStefan Roese }
372a47a12beSStefan Roese 
373a47a12beSStefan Roese 
374a47a12beSStefan Roese void fdt_add_enet_stashing(void *fdt)
375a47a12beSStefan Roese {
376a47a12beSStefan Roese 	do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
377a47a12beSStefan Roese 
378a47a12beSStefan Roese 	do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
379a47a12beSStefan Roese 
380a47a12beSStefan Roese 	do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
381eea9a123SPankaj Chauhan 	do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1);
382eea9a123SPankaj Chauhan 	do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1);
383eea9a123SPankaj Chauhan 	do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1);
384a47a12beSStefan Roese }
385a47a12beSStefan Roese 
386a47a12beSStefan Roese #if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
387e2d0f255SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN
3881b942f74SKumar Gala static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
3891b942f74SKumar Gala 			  unsigned long freq)
390a47a12beSStefan Roese {
3911b942f74SKumar Gala 	phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
3921b942f74SKumar Gala 	int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
393a47a12beSStefan Roese 
394a47a12beSStefan Roese 	if (off >= 0) {
395a47a12beSStefan Roese 		off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
396a47a12beSStefan Roese 		if (off > 0)
397a47a12beSStefan Roese 			printf("WARNING enable to set clock-frequency "
3981b942f74SKumar Gala 				"for %s: %s\n", compat, fdt_strerror(off));
399a47a12beSStefan Roese 	}
400a47a12beSStefan Roese }
401e2d0f255SKumar Gala #endif
402a47a12beSStefan Roese 
403a47a12beSStefan Roese static void ft_fixup_dpaa_clks(void *blob)
404a47a12beSStefan Roese {
405a47a12beSStefan Roese 	sys_info_t sysinfo;
406a47a12beSStefan Roese 
407a47a12beSStefan Roese 	get_sys_info(&sysinfo);
408e2d0f255SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN
4091b942f74SKumar Gala 	ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
410997399faSPrabhakar Kushwaha 			sysinfo.freq_fman[0]);
411a47a12beSStefan Roese 
412a47a12beSStefan Roese #if (CONFIG_SYS_NUM_FMAN == 2)
4131b942f74SKumar Gala 	ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
414997399faSPrabhakar Kushwaha 			sysinfo.freq_fman[1]);
415a47a12beSStefan Roese #endif
416e2d0f255SKumar Gala #endif
417a47a12beSStefan Roese 
418990e1a8cSHaiying Wang #ifdef CONFIG_SYS_DPAA_QBMAN
419990e1a8cSHaiying Wang 	do_fixup_by_compat_u32(blob, "fsl,qman",
420997399faSPrabhakar Kushwaha 			"clock-frequency", sysinfo.freq_qman, 1);
421990e1a8cSHaiying Wang #endif
422990e1a8cSHaiying Wang 
423a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_PME
4241b942f74SKumar Gala 	do_fixup_by_compat_u32(blob, "fsl,pme",
425997399faSPrabhakar Kushwaha 		"clock-frequency", sysinfo.freq_pme, 1);
426a47a12beSStefan Roese #endif
427a47a12beSStefan Roese }
428a47a12beSStefan Roese #else
429a47a12beSStefan Roese #define ft_fixup_dpaa_clks(x)
430a47a12beSStefan Roese #endif
431a47a12beSStefan Roese 
432a47a12beSStefan Roese #ifdef CONFIG_QE
433a47a12beSStefan Roese static void ft_fixup_qe_snum(void *blob)
434a47a12beSStefan Roese {
435a47a12beSStefan Roese 	unsigned int svr;
436a47a12beSStefan Roese 
437a47a12beSStefan Roese 	svr = mfspr(SPRN_SVR);
43848f6a5c3SYork Sun 	if (SVR_SOC_VER(svr) == SVR_8569) {
439a47a12beSStefan Roese 		if(IS_SVR_REV(svr, 1, 0))
440a47a12beSStefan Roese 			do_fixup_by_compat_u32(blob, "fsl,qe",
441a47a12beSStefan Roese 				"fsl,qe-num-snums", 46, 1);
442a47a12beSStefan Roese 		else
443a47a12beSStefan Roese 			do_fixup_by_compat_u32(blob, "fsl,qe",
444a47a12beSStefan Roese 				"fsl,qe-num-snums", 76, 1);
445a47a12beSStefan Roese 	}
446a47a12beSStefan Roese }
447a47a12beSStefan Roese #endif
448a47a12beSStefan Roese 
449ffadc441STimur Tabi /**
450ffadc441STimur Tabi  * fdt_fixup_fman_firmware -- insert the Fman firmware into the device tree
451ffadc441STimur Tabi  *
452ffadc441STimur Tabi  * The binding for an Fman firmware node is documented in
453ffadc441STimur Tabi  * Documentation/powerpc/dts-bindings/fsl/dpaa/fman.txt.  This node contains
454ffadc441STimur Tabi  * the actual Fman firmware binary data.  The operating system is expected to
455ffadc441STimur Tabi  * be able to parse the binary data to determine any attributes it needs.
456ffadc441STimur Tabi  */
457ffadc441STimur Tabi #ifdef CONFIG_SYS_DPAA_FMAN
458ffadc441STimur Tabi void fdt_fixup_fman_firmware(void *blob)
459ffadc441STimur Tabi {
460ffadc441STimur Tabi 	int rc, fmnode, fwnode = -1;
461ffadc441STimur Tabi 	uint32_t phandle;
462ffadc441STimur Tabi 	struct qe_firmware *fmanfw;
463ffadc441STimur Tabi 	const struct qe_header *hdr;
464ffadc441STimur Tabi 	unsigned int length;
465ffadc441STimur Tabi 	uint32_t crc;
466ffadc441STimur Tabi 	const char *p;
467ffadc441STimur Tabi 
468ffadc441STimur Tabi 	/* The first Fman we find will contain the actual firmware. */
469ffadc441STimur Tabi 	fmnode = fdt_node_offset_by_compatible(blob, -1, "fsl,fman");
470ffadc441STimur Tabi 	if (fmnode < 0)
471ffadc441STimur Tabi 		/* Exit silently if there are no Fman devices */
472ffadc441STimur Tabi 		return;
473ffadc441STimur Tabi 
474ffadc441STimur Tabi 	/* If we already have a firmware node, then also exit silently. */
475ffadc441STimur Tabi 	if (fdt_node_offset_by_compatible(blob, -1, "fsl,fman-firmware") > 0)
476ffadc441STimur Tabi 		return;
477ffadc441STimur Tabi 
478ffadc441STimur Tabi 	/* If the environment variable is not set, then exit silently */
479ffadc441STimur Tabi 	p = getenv("fman_ucode");
480ffadc441STimur Tabi 	if (!p)
481ffadc441STimur Tabi 		return;
482ffadc441STimur Tabi 
483e6394e9eSНиколай Пузанов 	fmanfw = (struct qe_firmware *) simple_strtoul(p, NULL, 16);
484ffadc441STimur Tabi 	if (!fmanfw)
485ffadc441STimur Tabi 		return;
486ffadc441STimur Tabi 
487ffadc441STimur Tabi 	hdr = &fmanfw->header;
488ffadc441STimur Tabi 	length = be32_to_cpu(hdr->length);
489ffadc441STimur Tabi 
490ffadc441STimur Tabi 	/* Verify the firmware. */
491ffadc441STimur Tabi 	if ((hdr->magic[0] != 'Q') || (hdr->magic[1] != 'E') ||
492ffadc441STimur Tabi 		(hdr->magic[2] != 'F')) {
493ffadc441STimur Tabi 		printf("Data at %p is not an Fman firmware\n", fmanfw);
494ffadc441STimur Tabi 		return;
495ffadc441STimur Tabi 	}
496ffadc441STimur Tabi 
497f2717b47STimur Tabi 	if (length > CONFIG_SYS_QE_FMAN_FW_LENGTH) {
498ffadc441STimur Tabi 		printf("Fman firmware at %p is too large (size=%u)\n",
499ffadc441STimur Tabi 		       fmanfw, length);
500ffadc441STimur Tabi 		return;
501ffadc441STimur Tabi 	}
502ffadc441STimur Tabi 
503ffadc441STimur Tabi 	length -= sizeof(u32);	/* Subtract the size of the CRC */
504ffadc441STimur Tabi 	crc = be32_to_cpu(*(u32 *)((void *)fmanfw + length));
505ffadc441STimur Tabi 	if (crc != crc32_no_comp(0, (void *)fmanfw, length)) {
506ffadc441STimur Tabi 		printf("Fman firmware at %p has invalid CRC\n", fmanfw);
507ffadc441STimur Tabi 		return;
508ffadc441STimur Tabi 	}
509ffadc441STimur Tabi 
510ffadc441STimur Tabi 	/* Increase the size of the fdt to make room for the node. */
511ffadc441STimur Tabi 	rc = fdt_increase_size(blob, fmanfw->header.length);
512ffadc441STimur Tabi 	if (rc < 0) {
513ffadc441STimur Tabi 		printf("Unable to make room for Fman firmware: %s\n",
514ffadc441STimur Tabi 			fdt_strerror(rc));
515ffadc441STimur Tabi 		return;
516ffadc441STimur Tabi 	}
517ffadc441STimur Tabi 
518ffadc441STimur Tabi 	/* Create the firmware node. */
519ffadc441STimur Tabi 	fwnode = fdt_add_subnode(blob, fmnode, "fman-firmware");
520ffadc441STimur Tabi 	if (fwnode < 0) {
521ffadc441STimur Tabi 		char s[64];
522ffadc441STimur Tabi 		fdt_get_path(blob, fmnode, s, sizeof(s));
523ffadc441STimur Tabi 		printf("Could not add firmware node to %s: %s\n", s,
524ffadc441STimur Tabi 		       fdt_strerror(fwnode));
525ffadc441STimur Tabi 		return;
526ffadc441STimur Tabi 	}
527ffadc441STimur Tabi 	rc = fdt_setprop_string(blob, fwnode, "compatible", "fsl,fman-firmware");
528ffadc441STimur Tabi 	if (rc < 0) {
529ffadc441STimur Tabi 		char s[64];
530ffadc441STimur Tabi 		fdt_get_path(blob, fwnode, s, sizeof(s));
531ffadc441STimur Tabi 		printf("Could not add compatible property to node %s: %s\n", s,
532ffadc441STimur Tabi 		       fdt_strerror(rc));
533ffadc441STimur Tabi 		return;
534ffadc441STimur Tabi 	}
535a2c1229cSTimur Tabi 	phandle = fdt_create_phandle(blob, fwnode);
536a2c1229cSTimur Tabi 	if (!phandle) {
537ffadc441STimur Tabi 		char s[64];
538ffadc441STimur Tabi 		fdt_get_path(blob, fwnode, s, sizeof(s));
539ffadc441STimur Tabi 		printf("Could not add phandle property to node %s: %s\n", s,
540ffadc441STimur Tabi 		       fdt_strerror(rc));
541ffadc441STimur Tabi 		return;
542ffadc441STimur Tabi 	}
543ffadc441STimur Tabi 	rc = fdt_setprop(blob, fwnode, "fsl,firmware", fmanfw, fmanfw->header.length);
544ffadc441STimur Tabi 	if (rc < 0) {
545ffadc441STimur Tabi 		char s[64];
546ffadc441STimur Tabi 		fdt_get_path(blob, fwnode, s, sizeof(s));
547ffadc441STimur Tabi 		printf("Could not add firmware property to node %s: %s\n", s,
548ffadc441STimur Tabi 		       fdt_strerror(rc));
549ffadc441STimur Tabi 		return;
550ffadc441STimur Tabi 	}
551ffadc441STimur Tabi 
552ffadc441STimur Tabi 	/* Find all other Fman nodes and point them to the firmware node. */
553ffadc441STimur Tabi 	while ((fmnode = fdt_node_offset_by_compatible(blob, fmnode, "fsl,fman")) > 0) {
554ffadc441STimur Tabi 		rc = fdt_setprop_cell(blob, fmnode, "fsl,firmware-phandle", phandle);
555ffadc441STimur Tabi 		if (rc < 0) {
556ffadc441STimur Tabi 			char s[64];
557ffadc441STimur Tabi 			fdt_get_path(blob, fmnode, s, sizeof(s));
558ffadc441STimur Tabi 			printf("Could not add pointer property to node %s: %s\n",
559ffadc441STimur Tabi 			       s, fdt_strerror(rc));
560ffadc441STimur Tabi 			return;
561ffadc441STimur Tabi 		}
562ffadc441STimur Tabi 	}
563ffadc441STimur Tabi }
564ffadc441STimur Tabi #else
565ffadc441STimur Tabi #define fdt_fixup_fman_firmware(x)
566ffadc441STimur Tabi #endif
567ffadc441STimur Tabi 
568055ce080STimur Tabi #if defined(CONFIG_PPC_P4080)
569f81f19faSShengzhou Liu static void fdt_fixup_usb(void *fdt)
570f81f19faSShengzhou Liu {
571f81f19faSShengzhou Liu 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
572f81f19faSShengzhou Liu 	u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
573f81f19faSShengzhou Liu 	int off;
574f81f19faSShengzhou Liu 
575f81f19faSShengzhou Liu 	off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-mph");
576f81f19faSShengzhou Liu 	if ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) !=
577f81f19faSShengzhou Liu 				FSL_CORENET_RCWSR11_EC1_FM1_USB1)
578f81f19faSShengzhou Liu 		fdt_status_disabled(fdt, off);
579f81f19faSShengzhou Liu 
580f81f19faSShengzhou Liu 	off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-dr");
581f81f19faSShengzhou Liu 	if ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) !=
582f81f19faSShengzhou Liu 				FSL_CORENET_RCWSR11_EC2_USB2)
583f81f19faSShengzhou Liu 		fdt_status_disabled(fdt, off);
584f81f19faSShengzhou Liu }
585f81f19faSShengzhou Liu #else
586f81f19faSShengzhou Liu #define fdt_fixup_usb(x)
587f81f19faSShengzhou Liu #endif
588f81f19faSShengzhou Liu 
589a47a12beSStefan Roese void ft_cpu_setup(void *blob, bd_t *bd)
590a47a12beSStefan Roese {
591a47a12beSStefan Roese 	int off;
592a47a12beSStefan Roese 	int val;
59351abee64SLaurentiu TUDOR 	int len;
594a47a12beSStefan Roese 	sys_info_t sysinfo;
595a47a12beSStefan Roese 
596a47a12beSStefan Roese 	/* delete crypto node if not on an E-processor */
597a47a12beSStefan Roese 	if (!IS_E_PROCESSOR(get_svr()))
598a47a12beSStefan Roese 		fdt_fixup_crypto_node(blob, 0);
5995e95e2d8SVakul Garg #if CONFIG_SYS_FSL_SEC_COMPAT >= 4
6005e95e2d8SVakul Garg 	else {
6015e95e2d8SVakul Garg 		ccsr_sec_t __iomem *sec;
6025e95e2d8SVakul Garg 
6035e95e2d8SVakul Garg 		sec = (void __iomem *)CONFIG_SYS_FSL_SEC_ADDR;
6045e95e2d8SVakul Garg 		fdt_fixup_crypto_node(blob, in_be32(&sec->secvid_ms));
6055e95e2d8SVakul Garg 	}
6065e95e2d8SVakul Garg #endif
607a47a12beSStefan Roese 
608a47a12beSStefan Roese 	fdt_fixup_ethernet(blob);
609a47a12beSStefan Roese 
610a47a12beSStefan Roese 	fdt_add_enet_stashing(blob);
611a47a12beSStefan Roese 
612cb93071bSYork Sun #ifndef CONFIG_FSL_TBCLK_EXTRA_DIV
613cb93071bSYork Sun #define CONFIG_FSL_TBCLK_EXTRA_DIV 1
614cb93071bSYork Sun #endif
615a47a12beSStefan Roese 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
616cb93071bSYork Sun 		"timebase-frequency", get_tbclk() / CONFIG_FSL_TBCLK_EXTRA_DIV,
617cb93071bSYork Sun 		1);
618a47a12beSStefan Roese 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
619a47a12beSStefan Roese 		"bus-frequency", bd->bi_busfreq, 1);
620a47a12beSStefan Roese 	get_sys_info(&sysinfo);
621a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
622a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
62351abee64SLaurentiu TUDOR 		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", &len);
62451abee64SLaurentiu TUDOR 		val = cpu_to_fdt32(sysinfo.freq_processor[(*reg) / (len / 4)]);
625a47a12beSStefan Roese 		fdt_setprop(blob, off, "clock-frequency", &val, 4);
626a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off, "device_type",
627a47a12beSStefan Roese 							"cpu", 4);
628a47a12beSStefan Roese 	}
629a47a12beSStefan Roese 	do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
630a47a12beSStefan Roese 		"bus-frequency", bd->bi_busfreq, 1);
631a47a12beSStefan Roese 
632a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,pq3-localbus",
63367ac13b1SSimon Glass 		"bus-frequency", gd->arch.lbc_clk, 1);
634a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,elbc",
63567ac13b1SSimon Glass 		"bus-frequency", gd->arch.lbc_clk, 1);
636a47a12beSStefan Roese #ifdef CONFIG_QE
637a47a12beSStefan Roese 	ft_qe_setup(blob);
638a47a12beSStefan Roese 	ft_fixup_qe_snum(blob);
639a47a12beSStefan Roese #endif
640a47a12beSStefan Roese 
641ffadc441STimur Tabi 	fdt_fixup_fman_firmware(blob);
642ffadc441STimur Tabi 
643a47a12beSStefan Roese #ifdef CONFIG_SYS_NS16550
644a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "ns16550",
645a47a12beSStefan Roese 		"clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
646a47a12beSStefan Roese #endif
647a47a12beSStefan Roese 
648a47a12beSStefan Roese #ifdef CONFIG_CPM2
649a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
650a47a12beSStefan Roese 		"current-speed", bd->bi_baudrate, 1);
651a47a12beSStefan Roese 
652a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
653a47a12beSStefan Roese 		"clock-frequency", bd->bi_brgfreq, 1);
654a47a12beSStefan Roese #endif
655a47a12beSStefan Roese 
65685f8cda3SKumar Gala #ifdef CONFIG_FSL_CORENET
65785f8cda3SKumar Gala 	do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
65885f8cda3SKumar Gala 		"clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
6597dd09b54SAndy Fleming 	do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-2.0",
6607b700d21STang Yuantian 		"clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
661f5c2623dSDongsheng.wang@freescale.com 	do_fixup_by_compat_u32(blob, "fsl,mpic",
662f5c2623dSDongsheng.wang@freescale.com 		"clock-frequency", get_bus_freq(0)/2, 1);
663f5c2623dSDongsheng.wang@freescale.com #else
664f5c2623dSDongsheng.wang@freescale.com 	do_fixup_by_compat_u32(blob, "fsl,mpic",
665f5c2623dSDongsheng.wang@freescale.com 		"clock-frequency", get_bus_freq(0), 1);
66685f8cda3SKumar Gala #endif
66785f8cda3SKumar Gala 
668a47a12beSStefan Roese 	fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
669a47a12beSStefan Roese 
670a47a12beSStefan Roese #ifdef CONFIG_MP
671a47a12beSStefan Roese 	ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize);
672a47a12beSStefan Roese 	ft_fixup_num_cores(blob);
6738f3a7fa4SKumar Gala #endif
674a47a12beSStefan Roese 
675a47a12beSStefan Roese 	ft_fixup_cache(blob);
676a47a12beSStefan Roese 
677a47a12beSStefan Roese #if defined(CONFIG_FSL_ESDHC)
678a47a12beSStefan Roese 	fdt_fixup_esdhc(blob, bd);
679a47a12beSStefan Roese #endif
680a47a12beSStefan Roese 
681a47a12beSStefan Roese 	ft_fixup_dpaa_clks(blob);
682db977abfSKumar Gala 
683db977abfSKumar Gala #if defined(CONFIG_SYS_BMAN_MEM_PHYS)
684db977abfSKumar Gala 	fdt_portal(blob, "fsl,bman-portal", "bman-portals",
685db977abfSKumar Gala 			(u64)CONFIG_SYS_BMAN_MEM_PHYS,
686db977abfSKumar Gala 			CONFIG_SYS_BMAN_MEM_SIZE);
6872a0ffb84SHaiying Wang 	fdt_fixup_bportals(blob);
688db977abfSKumar Gala #endif
689db977abfSKumar Gala 
690db977abfSKumar Gala #if defined(CONFIG_SYS_QMAN_MEM_PHYS)
691db977abfSKumar Gala 	fdt_portal(blob, "fsl,qman-portal", "qman-portals",
692db977abfSKumar Gala 			(u64)CONFIG_SYS_QMAN_MEM_PHYS,
693db977abfSKumar Gala 			CONFIG_SYS_QMAN_MEM_SIZE);
694db977abfSKumar Gala 
695db977abfSKumar Gala 	fdt_fixup_qportals(blob);
696db977abfSKumar Gala #endif
697a09b9b68SKumar Gala 
698a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO
699a09b9b68SKumar Gala 	ft_srio_setup(blob);
700a09b9b68SKumar Gala #endif
701f5feb5afSbhaskar upadhaya 
702f5feb5afSbhaskar upadhaya 	/*
703f5feb5afSbhaskar upadhaya 	 * system-clock = CCB clock/2
704f5feb5afSbhaskar upadhaya 	 * Here gd->bus_clk = CCB clock
705f5feb5afSbhaskar upadhaya 	 * We are using the system clock as 1588 Timer reference
706f5feb5afSbhaskar upadhaya 	 * clock source select
707f5feb5afSbhaskar upadhaya 	 */
708f5feb5afSbhaskar upadhaya 	do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer",
709f5feb5afSbhaskar upadhaya 			"timer-frequency", gd->bus_clk/2, 1);
71065bb8b06SBhaskar Upadhaya 
71133c87536SJia Hongtao 	/*
71233c87536SJia Hongtao 	 * clock-freq should change to clock-frequency and
71333c87536SJia Hongtao 	 * flexcan-v1.0 should change to p1010-flexcan respectively
71433c87536SJia Hongtao 	 * in the future.
71533c87536SJia Hongtao 	 */
71665bb8b06SBhaskar Upadhaya 	do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
71733c87536SJia Hongtao 			"clock_freq", gd->bus_clk/2, 1);
71833c87536SJia Hongtao 
71933c87536SJia Hongtao 	do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
72033c87536SJia Hongtao 			"clock-frequency", gd->bus_clk/2, 1);
72133c87536SJia Hongtao 
72233c87536SJia Hongtao 	do_fixup_by_compat_u32(blob, "fsl,p1010-flexcan",
72333c87536SJia Hongtao 			"clock-frequency", gd->bus_clk/2, 1);
724f81f19faSShengzhou Liu 
725f81f19faSShengzhou Liu 	fdt_fixup_usb(blob);
726a47a12beSStefan Roese }
72790f89f09STimur Tabi 
72890f89f09STimur Tabi /*
72990f89f09STimur Tabi  * For some CCSR devices, we only have the virtual address, not the physical
73090f89f09STimur Tabi  * address.  This is because we map CCSR as a whole, so we typically don't need
73190f89f09STimur Tabi  * a macro for the physical address of any device within CCSR.  In this case,
73290f89f09STimur Tabi  * we calculate the physical address of that device using it's the difference
73390f89f09STimur Tabi  * between the virtual address of the device and the virtual address of the
73490f89f09STimur Tabi  * beginning of CCSR.
73590f89f09STimur Tabi  */
73690f89f09STimur Tabi #define CCSR_VIRT_TO_PHYS(x) \
73790f89f09STimur Tabi 	(CONFIG_SYS_CCSRBAR_PHYS + ((x) - CONFIG_SYS_CCSRBAR))
73890f89f09STimur Tabi 
739cc15df57STimur Tabi static void msg(const char *name, uint64_t uaddr, uint64_t daddr)
740cc15df57STimur Tabi {
741cc15df57STimur Tabi 	printf("Warning: U-Boot configured %s at address %llx,\n"
742cc15df57STimur Tabi 	       "but the device tree has it at %llx\n", name, uaddr, daddr);
743cc15df57STimur Tabi }
744cc15df57STimur Tabi 
74590f89f09STimur Tabi /*
74690f89f09STimur Tabi  * Verify the device tree
74790f89f09STimur Tabi  *
74890f89f09STimur Tabi  * This function compares several CONFIG_xxx macros that contain physical
74990f89f09STimur Tabi  * addresses with the corresponding nodes in the device tree, to see if
75090f89f09STimur Tabi  * the physical addresses are all correct.  For example, if
75190f89f09STimur Tabi  * CONFIG_SYS_NS16550_COM1 is defined, then it contains the virtual address
75290f89f09STimur Tabi  * of the first UART.  We convert this to a physical address and compare
75390f89f09STimur Tabi  * that with the physical address of the first ns16550-compatible node
75490f89f09STimur Tabi  * in the device tree.  If they don't match, then we display a warning.
75590f89f09STimur Tabi  *
75690f89f09STimur Tabi  * Returns 1 on success, 0 on failure
75790f89f09STimur Tabi  */
75890f89f09STimur Tabi int ft_verify_fdt(void *fdt)
75990f89f09STimur Tabi {
760cc15df57STimur Tabi 	uint64_t addr = 0;
76190f89f09STimur Tabi 	int aliases;
76290f89f09STimur Tabi 	int off;
76390f89f09STimur Tabi 
76490f89f09STimur Tabi 	/* First check the CCSR base address */
76590f89f09STimur Tabi 	off = fdt_node_offset_by_prop_value(fdt, -1, "device_type", "soc", 4);
76690f89f09STimur Tabi 	if (off > 0)
767cc15df57STimur Tabi 		addr = fdt_get_base_address(fdt, off);
76890f89f09STimur Tabi 
769cc15df57STimur Tabi 	if (!addr) {
77090f89f09STimur Tabi 		printf("Warning: could not determine base CCSR address in "
77190f89f09STimur Tabi 		       "device tree\n");
77290f89f09STimur Tabi 		/* No point in checking anything else */
77390f89f09STimur Tabi 		return 0;
77490f89f09STimur Tabi 	}
77590f89f09STimur Tabi 
776cc15df57STimur Tabi 	if (addr != CONFIG_SYS_CCSRBAR_PHYS) {
777cc15df57STimur Tabi 		msg("CCSR", CONFIG_SYS_CCSRBAR_PHYS, addr);
77890f89f09STimur Tabi 		/* No point in checking anything else */
77990f89f09STimur Tabi 		return 0;
78090f89f09STimur Tabi 	}
78190f89f09STimur Tabi 
78290f89f09STimur Tabi 	/*
783cc15df57STimur Tabi 	 * Check some nodes via aliases.  We assume that U-Boot and the device
784cc15df57STimur Tabi 	 * tree enumerate the devices equally.  E.g. the first serial port in
785cc15df57STimur Tabi 	 * U-Boot is the same as "serial0" in the device tree.
78690f89f09STimur Tabi 	 */
78790f89f09STimur Tabi 	aliases = fdt_path_offset(fdt, "/aliases");
78890f89f09STimur Tabi 	if (aliases > 0) {
78990f89f09STimur Tabi #ifdef CONFIG_SYS_NS16550_COM1
79090f89f09STimur Tabi 		if (!fdt_verify_alias_address(fdt, aliases, "serial0",
79190f89f09STimur Tabi 			CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM1)))
79290f89f09STimur Tabi 			return 0;
79390f89f09STimur Tabi #endif
79490f89f09STimur Tabi 
79590f89f09STimur Tabi #ifdef CONFIG_SYS_NS16550_COM2
79690f89f09STimur Tabi 		if (!fdt_verify_alias_address(fdt, aliases, "serial1",
79790f89f09STimur Tabi 			CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM2)))
79890f89f09STimur Tabi 			return 0;
79990f89f09STimur Tabi #endif
80090f89f09STimur Tabi 	}
80190f89f09STimur Tabi 
802cc15df57STimur Tabi 	/*
803cc15df57STimur Tabi 	 * The localbus node is typically a root node, even though the lbc
804cc15df57STimur Tabi 	 * controller is part of CCSR.  If we were to put the lbc node under
805cc15df57STimur Tabi 	 * the SOC node, then the 'ranges' property in the lbc node would
806cc15df57STimur Tabi 	 * translate through the 'ranges' property of the parent SOC node, and
807cc15df57STimur Tabi 	 * we don't want that.  Since it's a separate node, it's possible for
808cc15df57STimur Tabi 	 * the 'reg' property to be wrong, so check it here.  For now, we
809cc15df57STimur Tabi 	 * only check for "fsl,elbc" nodes.
810cc15df57STimur Tabi 	 */
811cc15df57STimur Tabi #ifdef CONFIG_SYS_LBC_ADDR
812cc15df57STimur Tabi 	off = fdt_node_offset_by_compatible(fdt, -1, "fsl,elbc");
813cc15df57STimur Tabi 	if (off > 0) {
8148aa5ec6eSKim Phillips 		const fdt32_t *reg = fdt_getprop(fdt, off, "reg", NULL);
815cc15df57STimur Tabi 		if (reg) {
816cc15df57STimur Tabi 			uint64_t uaddr = CCSR_VIRT_TO_PHYS(CONFIG_SYS_LBC_ADDR);
817cc15df57STimur Tabi 
818cc15df57STimur Tabi 			addr = fdt_translate_address(fdt, off, reg);
819cc15df57STimur Tabi 			if (uaddr != addr) {
820cc15df57STimur Tabi 				msg("the localbus", uaddr, addr);
821cc15df57STimur Tabi 				return 0;
822cc15df57STimur Tabi 			}
823cc15df57STimur Tabi 		}
824cc15df57STimur Tabi 	}
825cc15df57STimur Tabi #endif
826cc15df57STimur Tabi 
82790f89f09STimur Tabi 	return 1;
82890f89f09STimur Tabi }
829