xref: /openbmc/u-boot/arch/powerpc/cpu/mpc85xx/fdt.c (revision 85f8cda3c2013499df6ae9018b923a36cb57dbd9)
1a47a12beSStefan Roese /*
28f3a7fa4SKumar Gala  * Copyright 2007-2010 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  *
4a47a12beSStefan Roese  * (C) Copyright 2000
5a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6a47a12beSStefan Roese  *
7a47a12beSStefan Roese  * See file CREDITS for list of people who contributed to this
8a47a12beSStefan Roese  * project.
9a47a12beSStefan Roese  *
10a47a12beSStefan Roese  * This program is free software; you can redistribute it and/or
11a47a12beSStefan Roese  * modify it under the terms of the GNU General Public License as
12a47a12beSStefan Roese  * published by the Free Software Foundation; either version 2 of
13a47a12beSStefan Roese  * the License, or (at your option) any later version.
14a47a12beSStefan Roese  *
15a47a12beSStefan Roese  * This program is distributed in the hope that it will be useful,
16a47a12beSStefan Roese  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17a47a12beSStefan Roese  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18a47a12beSStefan Roese  * GNU General Public License for more details.
19a47a12beSStefan Roese  *
20a47a12beSStefan Roese  * You should have received a copy of the GNU General Public License
21a47a12beSStefan Roese  * along with this program; if not, write to the Free Software
22a47a12beSStefan Roese  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23a47a12beSStefan Roese  * MA 02111-1307 USA
24a47a12beSStefan Roese  */
25a47a12beSStefan Roese 
26a47a12beSStefan Roese #include <common.h>
27a47a12beSStefan Roese #include <libfdt.h>
28a47a12beSStefan Roese #include <fdt_support.h>
29a47a12beSStefan Roese #include <asm/processor.h>
30a47a12beSStefan Roese #include <linux/ctype.h>
31a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC
32a47a12beSStefan Roese #include <fsl_esdhc.h>
33a47a12beSStefan Roese #endif
34a47a12beSStefan Roese 
35a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
36a47a12beSStefan Roese 
37a47a12beSStefan Roese extern void ft_qe_setup(void *blob);
38a47a12beSStefan Roese extern void ft_fixup_num_cores(void *blob);
39a47a12beSStefan Roese 
40a47a12beSStefan Roese #ifdef CONFIG_MP
41a47a12beSStefan Roese #include "mp.h"
42a47a12beSStefan Roese 
43a47a12beSStefan Roese void ft_fixup_cpu(void *blob, u64 memory_limit)
44a47a12beSStefan Roese {
45a47a12beSStefan Roese 	int off;
46a47a12beSStefan Roese 	ulong spin_tbl_addr = get_spin_phys_addr();
47a47a12beSStefan Roese 	u32 bootpg = determine_mp_bootpg();
48a47a12beSStefan Roese 	u32 id = get_my_id();
49a47a12beSStefan Roese 
50a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
51a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
52a47a12beSStefan Roese 		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
53a47a12beSStefan Roese 
54a47a12beSStefan Roese 		if (reg) {
55a47a12beSStefan Roese 			if (*reg == id) {
56a47a12beSStefan Roese 				fdt_setprop_string(blob, off, "status", "okay");
57a47a12beSStefan Roese 			} else {
58a47a12beSStefan Roese 				u64 val = *reg * SIZE_BOOT_ENTRY + spin_tbl_addr;
59a47a12beSStefan Roese 				val = cpu_to_fdt32(val);
60a47a12beSStefan Roese 				fdt_setprop_string(blob, off, "status",
61a47a12beSStefan Roese 								"disabled");
62a47a12beSStefan Roese 				fdt_setprop_string(blob, off, "enable-method",
63a47a12beSStefan Roese 								"spin-table");
64a47a12beSStefan Roese 				fdt_setprop(blob, off, "cpu-release-addr",
65a47a12beSStefan Roese 						&val, sizeof(val));
66a47a12beSStefan Roese 			}
67a47a12beSStefan Roese 		} else {
68a47a12beSStefan Roese 			printf ("cpu NULL\n");
69a47a12beSStefan Roese 		}
70a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off,
71a47a12beSStefan Roese 				"device_type", "cpu", 4);
72a47a12beSStefan Roese 	}
73a47a12beSStefan Roese 
74a47a12beSStefan Roese 	/* Reserve the boot page so OSes dont use it */
75a47a12beSStefan Roese 	if ((u64)bootpg < memory_limit) {
76a47a12beSStefan Roese 		off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
77a47a12beSStefan Roese 		if (off < 0)
78a47a12beSStefan Roese 			printf("%s: %s\n", __FUNCTION__, fdt_strerror(off));
79a47a12beSStefan Roese 	}
80a47a12beSStefan Roese }
81a47a12beSStefan Roese #endif
82a47a12beSStefan Roese 
83a47a12beSStefan Roese #define ft_fixup_l3cache(x, y)
84a47a12beSStefan Roese 
85a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE)
86a47a12beSStefan Roese /* return size in kilobytes */
87a47a12beSStefan Roese static inline u32 l2cache_size(void)
88a47a12beSStefan Roese {
89a47a12beSStefan Roese 	volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
90a47a12beSStefan Roese 	volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
91a47a12beSStefan Roese 	u32 ver = SVR_SOC_VER(get_svr());
92a47a12beSStefan Roese 
93a47a12beSStefan Roese 	switch (l2siz_field) {
94a47a12beSStefan Roese 	case 0x0:
95a47a12beSStefan Roese 		break;
96a47a12beSStefan Roese 	case 0x1:
97a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
98a47a12beSStefan Roese 		    ver == SVR_8541 || ver == SVR_8541_E ||
99a47a12beSStefan Roese 		    ver == SVR_8555 || ver == SVR_8555_E)
100a47a12beSStefan Roese 			return 128;
101a47a12beSStefan Roese 		else
102a47a12beSStefan Roese 			return 256;
103a47a12beSStefan Roese 		break;
104a47a12beSStefan Roese 	case 0x2:
105a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
106a47a12beSStefan Roese 		    ver == SVR_8541 || ver == SVR_8541_E ||
107a47a12beSStefan Roese 		    ver == SVR_8555 || ver == SVR_8555_E)
108a47a12beSStefan Roese 			return 256;
109a47a12beSStefan Roese 		else
110a47a12beSStefan Roese 			return 512;
111a47a12beSStefan Roese 		break;
112a47a12beSStefan Roese 	case 0x3:
113a47a12beSStefan Roese 		return 1024;
114a47a12beSStefan Roese 		break;
115a47a12beSStefan Roese 	}
116a47a12beSStefan Roese 
117a47a12beSStefan Roese 	return 0;
118a47a12beSStefan Roese }
119a47a12beSStefan Roese 
120a47a12beSStefan Roese static inline void ft_fixup_l2cache(void *blob)
121a47a12beSStefan Roese {
122a47a12beSStefan Roese 	int len, off;
123a47a12beSStefan Roese 	u32 *ph;
124a47a12beSStefan Roese 	struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
125a47a12beSStefan Roese 	char compat_buf[38];
126a47a12beSStefan Roese 
127a47a12beSStefan Roese 	const u32 line_size = 32;
128a47a12beSStefan Roese 	const u32 num_ways = 8;
129a47a12beSStefan Roese 	const u32 size = l2cache_size() * 1024;
130a47a12beSStefan Roese 	const u32 num_sets = size / (line_size * num_ways);
131a47a12beSStefan Roese 
132a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
133a47a12beSStefan Roese 	if (off < 0) {
134a47a12beSStefan Roese 		debug("no cpu node fount\n");
135a47a12beSStefan Roese 		return;
136a47a12beSStefan Roese 	}
137a47a12beSStefan Roese 
138a47a12beSStefan Roese 	ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
139a47a12beSStefan Roese 
140a47a12beSStefan Roese 	if (ph == NULL) {
141a47a12beSStefan Roese 		debug("no next-level-cache property\n");
142a47a12beSStefan Roese 		return ;
143a47a12beSStefan Roese 	}
144a47a12beSStefan Roese 
145a47a12beSStefan Roese 	off = fdt_node_offset_by_phandle(blob, *ph);
146a47a12beSStefan Roese 	if (off < 0) {
147a47a12beSStefan Roese 		printf("%s: %s\n", __func__, fdt_strerror(off));
148a47a12beSStefan Roese 		return ;
149a47a12beSStefan Roese 	}
150a47a12beSStefan Roese 
151a47a12beSStefan Roese 	if (cpu) {
152a47a12beSStefan Roese 		if (isdigit(cpu->name[0]))
153a47a12beSStefan Roese 			len = sprintf(compat_buf,
154a47a12beSStefan Roese 				"fsl,mpc%s-l2-cache-controller", cpu->name);
155a47a12beSStefan Roese 		else
156a47a12beSStefan Roese 			len = sprintf(compat_buf,
157a47a12beSStefan Roese 				"fsl,%c%s-l2-cache-controller",
158a47a12beSStefan Roese 				tolower(cpu->name[0]), cpu->name + 1);
159a47a12beSStefan Roese 
160a47a12beSStefan Roese 		sprintf(&compat_buf[len + 1], "cache");
161a47a12beSStefan Roese 	}
162a47a12beSStefan Roese 	fdt_setprop(blob, off, "cache-unified", NULL, 0);
163a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-block-size", line_size);
164a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-size", size);
165a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-sets", num_sets);
166a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-level", 2);
167a47a12beSStefan Roese 	fdt_setprop(blob, off, "compatible", compat_buf, sizeof(compat_buf));
168a47a12beSStefan Roese 
169a47a12beSStefan Roese 	/* we dont bother w/L3 since no platform of this type has one */
170a47a12beSStefan Roese }
171a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE)
172a47a12beSStefan Roese static inline void ft_fixup_l2cache(void *blob)
173a47a12beSStefan Roese {
174a47a12beSStefan Roese 	int off, l2_off, l3_off = -1;
175a47a12beSStefan Roese 	u32 *ph;
176a47a12beSStefan Roese 	u32 l2cfg0 = mfspr(SPRN_L2CFG0);
177a47a12beSStefan Roese 	u32 size, line_size, num_ways, num_sets;
178a47a12beSStefan Roese 
179a47a12beSStefan Roese 	size = (l2cfg0 & 0x3fff) * 64 * 1024;
180a47a12beSStefan Roese 	num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
181a47a12beSStefan Roese 	line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
182a47a12beSStefan Roese 	num_sets = size / (line_size * num_ways);
183a47a12beSStefan Roese 
184a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
185a47a12beSStefan Roese 
186a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
187a47a12beSStefan Roese 		ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
188a47a12beSStefan Roese 
189a47a12beSStefan Roese 		if (ph == NULL) {
190a47a12beSStefan Roese 			debug("no next-level-cache property\n");
191a47a12beSStefan Roese 			goto next;
192a47a12beSStefan Roese 		}
193a47a12beSStefan Roese 
194a47a12beSStefan Roese 		l2_off = fdt_node_offset_by_phandle(blob, *ph);
195a47a12beSStefan Roese 		if (l2_off < 0) {
196a47a12beSStefan Roese 			printf("%s: %s\n", __func__, fdt_strerror(off));
197a47a12beSStefan Roese 			goto next;
198a47a12beSStefan Roese 		}
199a47a12beSStefan Roese 
200a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
201a47a12beSStefan Roese 		{
202a47a12beSStefan Roese 			u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
203a47a12beSStefan Roese 			if (reg)
204a47a12beSStefan Roese 				fdt_setprop_cell(blob, l2_off, "cache-stash-id",
205a47a12beSStefan Roese 					 (*reg * 2) + 32 + 1);
206a47a12beSStefan Roese 		}
207a47a12beSStefan Roese #endif
208a47a12beSStefan Roese 
209a47a12beSStefan Roese 		fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
210a47a12beSStefan Roese 		fdt_setprop_cell(blob, l2_off, "cache-block-size", line_size);
211a47a12beSStefan Roese 		fdt_setprop_cell(blob, l2_off, "cache-size", size);
212a47a12beSStefan Roese 		fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
213a47a12beSStefan Roese 		fdt_setprop_cell(blob, l2_off, "cache-level", 2);
214a47a12beSStefan Roese 		fdt_setprop(blob, l2_off, "compatible", "cache", 6);
215a47a12beSStefan Roese 
216a47a12beSStefan Roese 		if (l3_off < 0) {
217a47a12beSStefan Roese 			ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
218a47a12beSStefan Roese 
219a47a12beSStefan Roese 			if (ph == NULL) {
220a47a12beSStefan Roese 				debug("no next-level-cache property\n");
221a47a12beSStefan Roese 				goto next;
222a47a12beSStefan Roese 			}
223a47a12beSStefan Roese 			l3_off = *ph;
224a47a12beSStefan Roese 		}
225a47a12beSStefan Roese next:
226a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off,
227a47a12beSStefan Roese 				"device_type", "cpu", 4);
228a47a12beSStefan Roese 	}
229a47a12beSStefan Roese 	if (l3_off > 0) {
230a47a12beSStefan Roese 		l3_off = fdt_node_offset_by_phandle(blob, l3_off);
231a47a12beSStefan Roese 		if (l3_off < 0) {
232a47a12beSStefan Roese 			printf("%s: %s\n", __func__, fdt_strerror(off));
233a47a12beSStefan Roese 			return ;
234a47a12beSStefan Roese 		}
235a47a12beSStefan Roese 		ft_fixup_l3cache(blob, l3_off);
236a47a12beSStefan Roese 	}
237a47a12beSStefan Roese }
238a47a12beSStefan Roese #else
239a47a12beSStefan Roese #define ft_fixup_l2cache(x)
240a47a12beSStefan Roese #endif
241a47a12beSStefan Roese 
242a47a12beSStefan Roese static inline void ft_fixup_cache(void *blob)
243a47a12beSStefan Roese {
244a47a12beSStefan Roese 	int off;
245a47a12beSStefan Roese 
246a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
247a47a12beSStefan Roese 
248a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
249a47a12beSStefan Roese 		u32 l1cfg0 = mfspr(SPRN_L1CFG0);
250a47a12beSStefan Roese 		u32 l1cfg1 = mfspr(SPRN_L1CFG1);
251a47a12beSStefan Roese 		u32 isize, iline_size, inum_sets, inum_ways;
252a47a12beSStefan Roese 		u32 dsize, dline_size, dnum_sets, dnum_ways;
253a47a12beSStefan Roese 
254a47a12beSStefan Roese 		/* d-side config */
255a47a12beSStefan Roese 		dsize = (l1cfg0 & 0x7ff) * 1024;
256a47a12beSStefan Roese 		dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
257a47a12beSStefan Roese 		dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
258a47a12beSStefan Roese 		dnum_sets = dsize / (dline_size * dnum_ways);
259a47a12beSStefan Roese 
260a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
261a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "d-cache-size", dsize);
262a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
263a47a12beSStefan Roese 
264a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
265a47a12beSStefan Roese 		{
266a47a12beSStefan Roese 			u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
267a47a12beSStefan Roese 			if (reg)
268a47a12beSStefan Roese 				fdt_setprop_cell(blob, off, "cache-stash-id",
269a47a12beSStefan Roese 					 (*reg * 2) + 32 + 0);
270a47a12beSStefan Roese 		}
271a47a12beSStefan Roese #endif
272a47a12beSStefan Roese 
273a47a12beSStefan Roese 		/* i-side config */
274a47a12beSStefan Roese 		isize = (l1cfg1 & 0x7ff) * 1024;
275a47a12beSStefan Roese 		inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
276a47a12beSStefan Roese 		iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
277a47a12beSStefan Roese 		inum_sets = isize / (iline_size * inum_ways);
278a47a12beSStefan Roese 
279a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
280a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "i-cache-size", isize);
281a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
282a47a12beSStefan Roese 
283a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off,
284a47a12beSStefan Roese 				"device_type", "cpu", 4);
285a47a12beSStefan Roese 	}
286a47a12beSStefan Roese 
287a47a12beSStefan Roese 	ft_fixup_l2cache(blob);
288a47a12beSStefan Roese }
289a47a12beSStefan Roese 
290a47a12beSStefan Roese 
291a47a12beSStefan Roese void fdt_add_enet_stashing(void *fdt)
292a47a12beSStefan Roese {
293a47a12beSStefan Roese 	do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
294a47a12beSStefan Roese 
295a47a12beSStefan Roese 	do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
296a47a12beSStefan Roese 
297a47a12beSStefan Roese 	do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
298a47a12beSStefan Roese }
299a47a12beSStefan Roese 
300a47a12beSStefan Roese #if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
3011b942f74SKumar Gala static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
3021b942f74SKumar Gala 			  unsigned long freq)
303a47a12beSStefan Roese {
3041b942f74SKumar Gala 	phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
3051b942f74SKumar Gala 	int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
306a47a12beSStefan Roese 
307a47a12beSStefan Roese 	if (off >= 0) {
308a47a12beSStefan Roese 		off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
309a47a12beSStefan Roese 		if (off > 0)
310a47a12beSStefan Roese 			printf("WARNING enable to set clock-frequency "
3111b942f74SKumar Gala 				"for %s: %s\n", compat, fdt_strerror(off));
312a47a12beSStefan Roese 	}
313a47a12beSStefan Roese }
314a47a12beSStefan Roese 
315a47a12beSStefan Roese static void ft_fixup_dpaa_clks(void *blob)
316a47a12beSStefan Roese {
317a47a12beSStefan Roese 	sys_info_t sysinfo;
318a47a12beSStefan Roese 
319a47a12beSStefan Roese 	get_sys_info(&sysinfo);
3201b942f74SKumar Gala 	ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
3211b942f74SKumar Gala 			sysinfo.freqFMan[0]);
322a47a12beSStefan Roese 
323a47a12beSStefan Roese #if (CONFIG_SYS_NUM_FMAN == 2)
3241b942f74SKumar Gala 	ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
3251b942f74SKumar Gala 			sysinfo.freqFMan[1]);
326a47a12beSStefan Roese #endif
327a47a12beSStefan Roese 
328a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_PME
3291b942f74SKumar Gala 	do_fixup_by_compat_u32(blob, "fsl,pme",
3301b942f74SKumar Gala 		"clock-frequency", sysinfo.freqPME, 1);
331a47a12beSStefan Roese #endif
332a47a12beSStefan Roese }
333a47a12beSStefan Roese #else
334a47a12beSStefan Roese #define ft_fixup_dpaa_clks(x)
335a47a12beSStefan Roese #endif
336a47a12beSStefan Roese 
337a47a12beSStefan Roese #ifdef CONFIG_QE
338a47a12beSStefan Roese static void ft_fixup_qe_snum(void *blob)
339a47a12beSStefan Roese {
340a47a12beSStefan Roese 	unsigned int svr;
341a47a12beSStefan Roese 
342a47a12beSStefan Roese 	svr = mfspr(SPRN_SVR);
343a47a12beSStefan Roese 	if (SVR_SOC_VER(svr) == SVR_8569_E) {
344a47a12beSStefan Roese 		if(IS_SVR_REV(svr, 1, 0))
345a47a12beSStefan Roese 			do_fixup_by_compat_u32(blob, "fsl,qe",
346a47a12beSStefan Roese 				"fsl,qe-num-snums", 46, 1);
347a47a12beSStefan Roese 		else
348a47a12beSStefan Roese 			do_fixup_by_compat_u32(blob, "fsl,qe",
349a47a12beSStefan Roese 				"fsl,qe-num-snums", 76, 1);
350a47a12beSStefan Roese 	}
351a47a12beSStefan Roese }
352a47a12beSStefan Roese #endif
353a47a12beSStefan Roese 
354a47a12beSStefan Roese void ft_cpu_setup(void *blob, bd_t *bd)
355a47a12beSStefan Roese {
356a47a12beSStefan Roese 	int off;
357a47a12beSStefan Roese 	int val;
358a47a12beSStefan Roese 	sys_info_t sysinfo;
359a47a12beSStefan Roese 
360a47a12beSStefan Roese 	/* delete crypto node if not on an E-processor */
361a47a12beSStefan Roese 	if (!IS_E_PROCESSOR(get_svr()))
362a47a12beSStefan Roese 		fdt_fixup_crypto_node(blob, 0);
363a47a12beSStefan Roese 
364a47a12beSStefan Roese 	fdt_fixup_ethernet(blob);
365a47a12beSStefan Roese 
366a47a12beSStefan Roese 	fdt_add_enet_stashing(blob);
367a47a12beSStefan Roese 
368a47a12beSStefan Roese 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
369a47a12beSStefan Roese 		"timebase-frequency", get_tbclk(), 1);
370a47a12beSStefan Roese 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
371a47a12beSStefan Roese 		"bus-frequency", bd->bi_busfreq, 1);
372a47a12beSStefan Roese 	get_sys_info(&sysinfo);
373a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
374a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
375a47a12beSStefan Roese 		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
376a47a12beSStefan Roese 		val = cpu_to_fdt32(sysinfo.freqProcessor[*reg]);
377a47a12beSStefan Roese 		fdt_setprop(blob, off, "clock-frequency", &val, 4);
378a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off, "device_type",
379a47a12beSStefan Roese 							"cpu", 4);
380a47a12beSStefan Roese 	}
381a47a12beSStefan Roese 	do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
382a47a12beSStefan Roese 		"bus-frequency", bd->bi_busfreq, 1);
383a47a12beSStefan Roese 
384a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,pq3-localbus",
385a47a12beSStefan Roese 		"bus-frequency", gd->lbc_clk, 1);
386a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,elbc",
387a47a12beSStefan Roese 		"bus-frequency", gd->lbc_clk, 1);
388a47a12beSStefan Roese #ifdef CONFIG_QE
389a47a12beSStefan Roese 	ft_qe_setup(blob);
390a47a12beSStefan Roese 	ft_fixup_qe_snum(blob);
391a47a12beSStefan Roese #endif
392a47a12beSStefan Roese 
393a47a12beSStefan Roese #ifdef CONFIG_SYS_NS16550
394a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "ns16550",
395a47a12beSStefan Roese 		"clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
396a47a12beSStefan Roese #endif
397a47a12beSStefan Roese 
398a47a12beSStefan Roese #ifdef CONFIG_CPM2
399a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
400a47a12beSStefan Roese 		"current-speed", bd->bi_baudrate, 1);
401a47a12beSStefan Roese 
402a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
403a47a12beSStefan Roese 		"clock-frequency", bd->bi_brgfreq, 1);
404a47a12beSStefan Roese #endif
405a47a12beSStefan Roese 
406*85f8cda3SKumar Gala #ifdef CONFIG_FSL_CORENET
407*85f8cda3SKumar Gala 	do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
408*85f8cda3SKumar Gala 		"clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
409*85f8cda3SKumar Gala #endif
410*85f8cda3SKumar Gala 
411a47a12beSStefan Roese 	fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
412a47a12beSStefan Roese 
413a47a12beSStefan Roese #ifdef CONFIG_MP
414a47a12beSStefan Roese 	ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize);
415a47a12beSStefan Roese 	ft_fixup_num_cores(blob);
4168f3a7fa4SKumar Gala #endif
417a47a12beSStefan Roese 
418a47a12beSStefan Roese 	ft_fixup_cache(blob);
419a47a12beSStefan Roese 
420a47a12beSStefan Roese #if defined(CONFIG_FSL_ESDHC)
421a47a12beSStefan Roese 	fdt_fixup_esdhc(blob, bd);
422a47a12beSStefan Roese #endif
423a47a12beSStefan Roese 
424a47a12beSStefan Roese 	ft_fixup_dpaa_clks(blob);
425a47a12beSStefan Roese }
426