1a47a12beSStefan Roese /* 2a09b9b68SKumar Gala * Copyright 2007-2011 Freescale Semiconductor, Inc. 3a47a12beSStefan Roese * 4a47a12beSStefan Roese * (C) Copyright 2000 5a47a12beSStefan Roese * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 6a47a12beSStefan Roese * 7a47a12beSStefan Roese * See file CREDITS for list of people who contributed to this 8a47a12beSStefan Roese * project. 9a47a12beSStefan Roese * 10a47a12beSStefan Roese * This program is free software; you can redistribute it and/or 11a47a12beSStefan Roese * modify it under the terms of the GNU General Public License as 12a47a12beSStefan Roese * published by the Free Software Foundation; either version 2 of 13a47a12beSStefan Roese * the License, or (at your option) any later version. 14a47a12beSStefan Roese * 15a47a12beSStefan Roese * This program is distributed in the hope that it will be useful, 16a47a12beSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 17a47a12beSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18a47a12beSStefan Roese * GNU General Public License for more details. 19a47a12beSStefan Roese * 20a47a12beSStefan Roese * You should have received a copy of the GNU General Public License 21a47a12beSStefan Roese * along with this program; if not, write to the Free Software 22a47a12beSStefan Roese * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23a47a12beSStefan Roese * MA 02111-1307 USA 24a47a12beSStefan Roese */ 25a47a12beSStefan Roese 26a47a12beSStefan Roese #include <common.h> 27a47a12beSStefan Roese #include <libfdt.h> 28a47a12beSStefan Roese #include <fdt_support.h> 29a47a12beSStefan Roese #include <asm/processor.h> 30a47a12beSStefan Roese #include <linux/ctype.h> 316aba33e9SKumar Gala #include <asm/io.h> 32db977abfSKumar Gala #include <asm/fsl_portals.h> 33a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC 34a47a12beSStefan Roese #include <fsl_esdhc.h> 35a47a12beSStefan Roese #endif 36ffadc441STimur Tabi #include "../../../../drivers/qe/qe.h" /* For struct qe_firmware */ 37a47a12beSStefan Roese 38a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR; 39a47a12beSStefan Roese 40a47a12beSStefan Roese extern void ft_qe_setup(void *blob); 41a47a12beSStefan Roese extern void ft_fixup_num_cores(void *blob); 42a09b9b68SKumar Gala extern void ft_srio_setup(void *blob); 43a47a12beSStefan Roese 44a47a12beSStefan Roese #ifdef CONFIG_MP 45a47a12beSStefan Roese #include "mp.h" 46a47a12beSStefan Roese 47a47a12beSStefan Roese void ft_fixup_cpu(void *blob, u64 memory_limit) 48a47a12beSStefan Roese { 49a47a12beSStefan Roese int off; 50ffd06e02SYork Sun phys_addr_t spin_tbl_addr = get_spin_phys_addr(); 51eb539412SYork Sun u32 bootpg = determine_mp_bootpg(NULL); 52a47a12beSStefan Roese u32 id = get_my_id(); 539d64c6bbSAaron Sierra const char *enable_method; 54a47a12beSStefan Roese 55a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4); 56a47a12beSStefan Roese while (off != -FDT_ERR_NOTFOUND) { 57a47a12beSStefan Roese u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0); 58a47a12beSStefan Roese 59a47a12beSStefan Roese if (reg) { 60709389b6SYork Sun u32 phys_cpu_id = thread_to_core(*reg); 61709389b6SYork Sun u64 val = phys_cpu_id * SIZE_BOOT_ENTRY + spin_tbl_addr; 62709389b6SYork Sun val = cpu_to_fdt64(val); 63b80d3054SMatthew McClintock if (*reg == id) { 64b80d3054SMatthew McClintock fdt_setprop_string(blob, off, "status", 65b80d3054SMatthew McClintock "okay"); 66b80d3054SMatthew McClintock } else { 67a47a12beSStefan Roese fdt_setprop_string(blob, off, "status", 68a47a12beSStefan Roese "disabled"); 69b80d3054SMatthew McClintock } 709d64c6bbSAaron Sierra 719d64c6bbSAaron Sierra if (hold_cores_in_reset(0)) { 729d64c6bbSAaron Sierra #ifdef CONFIG_FSL_CORENET 739d64c6bbSAaron Sierra /* Cores held in reset, use BRR to release */ 749d64c6bbSAaron Sierra enable_method = "fsl,brr-holdoff"; 759d64c6bbSAaron Sierra #else 769d64c6bbSAaron Sierra /* Cores held in reset, use EEBPCR to release */ 779d64c6bbSAaron Sierra enable_method = "fsl,eebpcr-holdoff"; 789d64c6bbSAaron Sierra #endif 799d64c6bbSAaron Sierra } else { 809d64c6bbSAaron Sierra /* Cores out of reset and in a spin-loop */ 819d64c6bbSAaron Sierra enable_method = "spin-table"; 829d64c6bbSAaron Sierra 83a47a12beSStefan Roese fdt_setprop(blob, off, "cpu-release-addr", 84a47a12beSStefan Roese &val, sizeof(val)); 859d64c6bbSAaron Sierra } 869d64c6bbSAaron Sierra 879d64c6bbSAaron Sierra fdt_setprop_string(blob, off, "enable-method", 889d64c6bbSAaron Sierra enable_method); 89a47a12beSStefan Roese } else { 90a47a12beSStefan Roese printf ("cpu NULL\n"); 91a47a12beSStefan Roese } 92a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, off, 93a47a12beSStefan Roese "device_type", "cpu", 4); 94a47a12beSStefan Roese } 95a47a12beSStefan Roese 96a47a12beSStefan Roese /* Reserve the boot page so OSes dont use it */ 97a47a12beSStefan Roese if ((u64)bootpg < memory_limit) { 98a47a12beSStefan Roese off = fdt_add_mem_rsv(blob, bootpg, (u64)4096); 99a47a12beSStefan Roese if (off < 0) 100ffd06e02SYork Sun printf("Failed to reserve memory for bootpg: %s\n", 101ffd06e02SYork Sun fdt_strerror(off)); 102ffd06e02SYork Sun } 1032d9f26b6SYork Sun 1042d9f26b6SYork Sun #ifndef CONFIG_MPC8xxx_DISABLE_BPTR 1052d9f26b6SYork Sun /* 1062d9f26b6SYork Sun * Reserve the default boot page so OSes dont use it. 1072d9f26b6SYork Sun * The default boot page is always mapped to bootpg above using 1082d9f26b6SYork Sun * boot page translation. 1092d9f26b6SYork Sun */ 1102d9f26b6SYork Sun if (0xfffff000ull < memory_limit) { 1112d9f26b6SYork Sun off = fdt_add_mem_rsv(blob, 0xfffff000ull, (u64)4096); 1122d9f26b6SYork Sun if (off < 0) { 1132d9f26b6SYork Sun printf("Failed to reserve memory for 0xfffff000: %s\n", 1142d9f26b6SYork Sun fdt_strerror(off)); 1152d9f26b6SYork Sun } 1162d9f26b6SYork Sun } 1172d9f26b6SYork Sun #endif 1182d9f26b6SYork Sun 119ffd06e02SYork Sun /* Reserve spin table page */ 120ffd06e02SYork Sun if (spin_tbl_addr < memory_limit) { 121ffd06e02SYork Sun off = fdt_add_mem_rsv(blob, 122ffd06e02SYork Sun (spin_tbl_addr & ~0xffful), 4096); 123ffd06e02SYork Sun if (off < 0) 124ffd06e02SYork Sun printf("Failed to reserve memory for spin table: %s\n", 125ffd06e02SYork Sun fdt_strerror(off)); 126a47a12beSStefan Roese } 127a47a12beSStefan Roese } 128a47a12beSStefan Roese #endif 129a47a12beSStefan Roese 1306aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC 1316aba33e9SKumar Gala static inline void ft_fixup_l3cache(void *blob, int off) 1326aba33e9SKumar Gala { 1336aba33e9SKumar Gala u32 line_size, num_ways, size, num_sets; 1346aba33e9SKumar Gala cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR; 1356aba33e9SKumar Gala u32 cfg0 = in_be32(&cpc->cpccfg0); 1366aba33e9SKumar Gala 1376aba33e9SKumar Gala size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC; 1386aba33e9SKumar Gala num_ways = CPC_CFG0_NUM_WAYS(cfg0); 1396aba33e9SKumar Gala line_size = CPC_CFG0_LINE_SZ(cfg0); 1406aba33e9SKumar Gala num_sets = size / (line_size * num_ways); 1416aba33e9SKumar Gala 1426aba33e9SKumar Gala fdt_setprop(blob, off, "cache-unified", NULL, 0); 1436aba33e9SKumar Gala fdt_setprop_cell(blob, off, "cache-block-size", line_size); 1446aba33e9SKumar Gala fdt_setprop_cell(blob, off, "cache-size", size); 1456aba33e9SKumar Gala fdt_setprop_cell(blob, off, "cache-sets", num_sets); 1466aba33e9SKumar Gala fdt_setprop_cell(blob, off, "cache-level", 3); 1476aba33e9SKumar Gala #ifdef CONFIG_SYS_CACHE_STASHING 1486aba33e9SKumar Gala fdt_setprop_cell(blob, off, "cache-stash-id", 1); 1496aba33e9SKumar Gala #endif 1506aba33e9SKumar Gala } 1516aba33e9SKumar Gala #else 152a47a12beSStefan Roese #define ft_fixup_l3cache(x, y) 1536aba33e9SKumar Gala #endif 154a47a12beSStefan Roese 155a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE) 156a47a12beSStefan Roese /* return size in kilobytes */ 157a47a12beSStefan Roese static inline u32 l2cache_size(void) 158a47a12beSStefan Roese { 159a47a12beSStefan Roese volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR; 160a47a12beSStefan Roese volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3; 161a47a12beSStefan Roese u32 ver = SVR_SOC_VER(get_svr()); 162a47a12beSStefan Roese 163a47a12beSStefan Roese switch (l2siz_field) { 164a47a12beSStefan Roese case 0x0: 165a47a12beSStefan Roese break; 166a47a12beSStefan Roese case 0x1: 167a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 16848f6a5c3SYork Sun ver == SVR_8541 || ver == SVR_8555) 169a47a12beSStefan Roese return 128; 170a47a12beSStefan Roese else 171a47a12beSStefan Roese return 256; 172a47a12beSStefan Roese break; 173a47a12beSStefan Roese case 0x2: 174a47a12beSStefan Roese if (ver == SVR_8540 || ver == SVR_8560 || 17548f6a5c3SYork Sun ver == SVR_8541 || ver == SVR_8555) 176a47a12beSStefan Roese return 256; 177a47a12beSStefan Roese else 178a47a12beSStefan Roese return 512; 179a47a12beSStefan Roese break; 180a47a12beSStefan Roese case 0x3: 181a47a12beSStefan Roese return 1024; 182a47a12beSStefan Roese break; 183a47a12beSStefan Roese } 184a47a12beSStefan Roese 185a47a12beSStefan Roese return 0; 186a47a12beSStefan Roese } 187a47a12beSStefan Roese 188a47a12beSStefan Roese static inline void ft_fixup_l2cache(void *blob) 189a47a12beSStefan Roese { 190a47a12beSStefan Roese int len, off; 191a47a12beSStefan Roese u32 *ph; 192a47a12beSStefan Roese struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr())); 193a47a12beSStefan Roese 194a47a12beSStefan Roese const u32 line_size = 32; 195a47a12beSStefan Roese const u32 num_ways = 8; 196a47a12beSStefan Roese const u32 size = l2cache_size() * 1024; 197a47a12beSStefan Roese const u32 num_sets = size / (line_size * num_ways); 198a47a12beSStefan Roese 199a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4); 200a47a12beSStefan Roese if (off < 0) { 201a47a12beSStefan Roese debug("no cpu node fount\n"); 202a47a12beSStefan Roese return; 203a47a12beSStefan Roese } 204a47a12beSStefan Roese 205a47a12beSStefan Roese ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0); 206a47a12beSStefan Roese 207a47a12beSStefan Roese if (ph == NULL) { 208a47a12beSStefan Roese debug("no next-level-cache property\n"); 209a47a12beSStefan Roese return ; 210a47a12beSStefan Roese } 211a47a12beSStefan Roese 212a47a12beSStefan Roese off = fdt_node_offset_by_phandle(blob, *ph); 213a47a12beSStefan Roese if (off < 0) { 214a47a12beSStefan Roese printf("%s: %s\n", __func__, fdt_strerror(off)); 215a47a12beSStefan Roese return ; 216a47a12beSStefan Roese } 217a47a12beSStefan Roese 218a47a12beSStefan Roese if (cpu) { 219ee4756d4STimur Tabi char buf[40]; 220a47a12beSStefan Roese 221ee4756d4STimur Tabi if (isdigit(cpu->name[0])) { 222ee4756d4STimur Tabi /* MPCxxxx, where xxxx == 4-digit number */ 223ee4756d4STimur Tabi len = sprintf(buf, "fsl,mpc%s-l2-cache-controller", 224ee4756d4STimur Tabi cpu->name) + 1; 225ee4756d4STimur Tabi } else { 226ee4756d4STimur Tabi /* Pxxxx or Txxxx, where xxxx == 4-digit number */ 227ee4756d4STimur Tabi len = sprintf(buf, "fsl,%c%s-l2-cache-controller", 228ee4756d4STimur Tabi tolower(cpu->name[0]), cpu->name + 1) + 1; 229ee4756d4STimur Tabi } 230ee4756d4STimur Tabi 231ee4756d4STimur Tabi /* 232ee4756d4STimur Tabi * append "cache" after the NULL character that the previous 233ee4756d4STimur Tabi * sprintf wrote. This is how a device tree stores multiple 234ee4756d4STimur Tabi * strings in a property. 235ee4756d4STimur Tabi */ 236ee4756d4STimur Tabi len += sprintf(buf + len, "cache") + 1; 237ee4756d4STimur Tabi 238ee4756d4STimur Tabi fdt_setprop(blob, off, "compatible", buf, len); 239a47a12beSStefan Roese } 240a47a12beSStefan Roese fdt_setprop(blob, off, "cache-unified", NULL, 0); 241a47a12beSStefan Roese fdt_setprop_cell(blob, off, "cache-block-size", line_size); 242a47a12beSStefan Roese fdt_setprop_cell(blob, off, "cache-size", size); 243a47a12beSStefan Roese fdt_setprop_cell(blob, off, "cache-sets", num_sets); 244a47a12beSStefan Roese fdt_setprop_cell(blob, off, "cache-level", 2); 245a47a12beSStefan Roese 246a47a12beSStefan Roese /* we dont bother w/L3 since no platform of this type has one */ 247a47a12beSStefan Roese } 2486d2b9da1SYork Sun #elif defined(CONFIG_BACKSIDE_L2_CACHE) || \ 2496d2b9da1SYork Sun defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) 250a47a12beSStefan Roese static inline void ft_fixup_l2cache(void *blob) 251a47a12beSStefan Roese { 252a47a12beSStefan Roese int off, l2_off, l3_off = -1; 253a47a12beSStefan Roese u32 *ph; 2546d2b9da1SYork Sun #ifdef CONFIG_BACKSIDE_L2_CACHE 255a47a12beSStefan Roese u32 l2cfg0 = mfspr(SPRN_L2CFG0); 2566d2b9da1SYork Sun #else 2576d2b9da1SYork Sun struct ccsr_cluster_l2 *l2cache = 2586d2b9da1SYork Sun (struct ccsr_cluster_l2 __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2); 2596d2b9da1SYork Sun u32 l2cfg0 = in_be32(&l2cache->l2cfg0); 2606d2b9da1SYork Sun #endif 261a47a12beSStefan Roese u32 size, line_size, num_ways, num_sets; 262acf3f8daSKumar Gala int has_l2 = 1; 263acf3f8daSKumar Gala 264acf3f8daSKumar Gala /* P2040/P2040E has no L2, so dont set any L2 props */ 26548f6a5c3SYork Sun if (SVR_SOC_VER(get_svr()) == SVR_P2040) 266acf3f8daSKumar Gala has_l2 = 0; 267a47a12beSStefan Roese 268a47a12beSStefan Roese size = (l2cfg0 & 0x3fff) * 64 * 1024; 269a47a12beSStefan Roese num_ways = ((l2cfg0 >> 14) & 0x1f) + 1; 270a47a12beSStefan Roese line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32; 271a47a12beSStefan Roese num_sets = size / (line_size * num_ways); 272a47a12beSStefan Roese 273a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4); 274a47a12beSStefan Roese 275a47a12beSStefan Roese while (off != -FDT_ERR_NOTFOUND) { 276a47a12beSStefan Roese ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0); 277a47a12beSStefan Roese 278a47a12beSStefan Roese if (ph == NULL) { 279a47a12beSStefan Roese debug("no next-level-cache property\n"); 280a47a12beSStefan Roese goto next; 281a47a12beSStefan Roese } 282a47a12beSStefan Roese 283a47a12beSStefan Roese l2_off = fdt_node_offset_by_phandle(blob, *ph); 284a47a12beSStefan Roese if (l2_off < 0) { 285a47a12beSStefan Roese printf("%s: %s\n", __func__, fdt_strerror(off)); 286a47a12beSStefan Roese goto next; 287a47a12beSStefan Roese } 288a47a12beSStefan Roese 289acf3f8daSKumar Gala if (has_l2) { 290a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING 291a47a12beSStefan Roese u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0); 2926d2b9da1SYork Sun #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2 2936d2b9da1SYork Sun /* Only initialize every eighth thread */ 2946d2b9da1SYork Sun if (reg && !((*reg) % 8)) 2956d2b9da1SYork Sun #else 296a47a12beSStefan Roese if (reg) 2976d2b9da1SYork Sun #endif 298a47a12beSStefan Roese fdt_setprop_cell(blob, l2_off, "cache-stash-id", 299a47a12beSStefan Roese (*reg * 2) + 32 + 1); 300a47a12beSStefan Roese #endif 301a47a12beSStefan Roese 302a47a12beSStefan Roese fdt_setprop(blob, l2_off, "cache-unified", NULL, 0); 303acf3f8daSKumar Gala fdt_setprop_cell(blob, l2_off, "cache-block-size", 304acf3f8daSKumar Gala line_size); 305a47a12beSStefan Roese fdt_setprop_cell(blob, l2_off, "cache-size", size); 306a47a12beSStefan Roese fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets); 307a47a12beSStefan Roese fdt_setprop_cell(blob, l2_off, "cache-level", 2); 308a47a12beSStefan Roese fdt_setprop(blob, l2_off, "compatible", "cache", 6); 309acf3f8daSKumar Gala } 310a47a12beSStefan Roese 311a47a12beSStefan Roese if (l3_off < 0) { 312a47a12beSStefan Roese ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0); 313a47a12beSStefan Roese 314a47a12beSStefan Roese if (ph == NULL) { 315a47a12beSStefan Roese debug("no next-level-cache property\n"); 316a47a12beSStefan Roese goto next; 317a47a12beSStefan Roese } 318a47a12beSStefan Roese l3_off = *ph; 319a47a12beSStefan Roese } 320a47a12beSStefan Roese next: 321a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, off, 322a47a12beSStefan Roese "device_type", "cpu", 4); 323a47a12beSStefan Roese } 324a47a12beSStefan Roese if (l3_off > 0) { 325a47a12beSStefan Roese l3_off = fdt_node_offset_by_phandle(blob, l3_off); 326a47a12beSStefan Roese if (l3_off < 0) { 327a47a12beSStefan Roese printf("%s: %s\n", __func__, fdt_strerror(off)); 328a47a12beSStefan Roese return ; 329a47a12beSStefan Roese } 330a47a12beSStefan Roese ft_fixup_l3cache(blob, l3_off); 331a47a12beSStefan Roese } 332a47a12beSStefan Roese } 333a47a12beSStefan Roese #else 334a47a12beSStefan Roese #define ft_fixup_l2cache(x) 335a47a12beSStefan Roese #endif 336a47a12beSStefan Roese 337a47a12beSStefan Roese static inline void ft_fixup_cache(void *blob) 338a47a12beSStefan Roese { 339a47a12beSStefan Roese int off; 340a47a12beSStefan Roese 341a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4); 342a47a12beSStefan Roese 343a47a12beSStefan Roese while (off != -FDT_ERR_NOTFOUND) { 344a47a12beSStefan Roese u32 l1cfg0 = mfspr(SPRN_L1CFG0); 345a47a12beSStefan Roese u32 l1cfg1 = mfspr(SPRN_L1CFG1); 346a47a12beSStefan Roese u32 isize, iline_size, inum_sets, inum_ways; 347a47a12beSStefan Roese u32 dsize, dline_size, dnum_sets, dnum_ways; 348a47a12beSStefan Roese 349a47a12beSStefan Roese /* d-side config */ 350a47a12beSStefan Roese dsize = (l1cfg0 & 0x7ff) * 1024; 351a47a12beSStefan Roese dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1; 352a47a12beSStefan Roese dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32; 353a47a12beSStefan Roese dnum_sets = dsize / (dline_size * dnum_ways); 354a47a12beSStefan Roese 355a47a12beSStefan Roese fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size); 356a47a12beSStefan Roese fdt_setprop_cell(blob, off, "d-cache-size", dsize); 357a47a12beSStefan Roese fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets); 358a47a12beSStefan Roese 359a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING 360a47a12beSStefan Roese { 361a47a12beSStefan Roese u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0); 362a47a12beSStefan Roese if (reg) 363a47a12beSStefan Roese fdt_setprop_cell(blob, off, "cache-stash-id", 364a47a12beSStefan Roese (*reg * 2) + 32 + 0); 365a47a12beSStefan Roese } 366a47a12beSStefan Roese #endif 367a47a12beSStefan Roese 368a47a12beSStefan Roese /* i-side config */ 369a47a12beSStefan Roese isize = (l1cfg1 & 0x7ff) * 1024; 370a47a12beSStefan Roese inum_ways = ((l1cfg1 >> 11) & 0xff) + 1; 371a47a12beSStefan Roese iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32; 372a47a12beSStefan Roese inum_sets = isize / (iline_size * inum_ways); 373a47a12beSStefan Roese 374a47a12beSStefan Roese fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size); 375a47a12beSStefan Roese fdt_setprop_cell(blob, off, "i-cache-size", isize); 376a47a12beSStefan Roese fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets); 377a47a12beSStefan Roese 378a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, off, 379a47a12beSStefan Roese "device_type", "cpu", 4); 380a47a12beSStefan Roese } 381a47a12beSStefan Roese 382a47a12beSStefan Roese ft_fixup_l2cache(blob); 383a47a12beSStefan Roese } 384a47a12beSStefan Roese 385a47a12beSStefan Roese 386a47a12beSStefan Roese void fdt_add_enet_stashing(void *fdt) 387a47a12beSStefan Roese { 388a47a12beSStefan Roese do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1); 389a47a12beSStefan Roese 390a47a12beSStefan Roese do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1); 391a47a12beSStefan Roese 392a47a12beSStefan Roese do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1); 393eea9a123SPankaj Chauhan do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1); 394eea9a123SPankaj Chauhan do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1); 395eea9a123SPankaj Chauhan do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1); 396a47a12beSStefan Roese } 397a47a12beSStefan Roese 398a47a12beSStefan Roese #if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME) 399e2d0f255SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 4001b942f74SKumar Gala static void ft_fixup_clks(void *blob, const char *compat, u32 offset, 4011b942f74SKumar Gala unsigned long freq) 402a47a12beSStefan Roese { 4031b942f74SKumar Gala phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS; 4041b942f74SKumar Gala int off = fdt_node_offset_by_compat_reg(blob, compat, phys); 405a47a12beSStefan Roese 406a47a12beSStefan Roese if (off >= 0) { 407a47a12beSStefan Roese off = fdt_setprop_cell(blob, off, "clock-frequency", freq); 408a47a12beSStefan Roese if (off > 0) 409a47a12beSStefan Roese printf("WARNING enable to set clock-frequency " 4101b942f74SKumar Gala "for %s: %s\n", compat, fdt_strerror(off)); 411a47a12beSStefan Roese } 412a47a12beSStefan Roese } 413e2d0f255SKumar Gala #endif 414a47a12beSStefan Roese 415a47a12beSStefan Roese static void ft_fixup_dpaa_clks(void *blob) 416a47a12beSStefan Roese { 417a47a12beSStefan Roese sys_info_t sysinfo; 418a47a12beSStefan Roese 419a47a12beSStefan Roese get_sys_info(&sysinfo); 420e2d0f255SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN 4211b942f74SKumar Gala ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET, 4221b942f74SKumar Gala sysinfo.freqFMan[0]); 423a47a12beSStefan Roese 424a47a12beSStefan Roese #if (CONFIG_SYS_NUM_FMAN == 2) 4251b942f74SKumar Gala ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET, 4261b942f74SKumar Gala sysinfo.freqFMan[1]); 427a47a12beSStefan Roese #endif 428e2d0f255SKumar Gala #endif 429a47a12beSStefan Roese 430990e1a8cSHaiying Wang #ifdef CONFIG_SYS_DPAA_QBMAN 431990e1a8cSHaiying Wang do_fixup_by_compat_u32(blob, "fsl,qman", 432990e1a8cSHaiying Wang "clock-frequency", sysinfo.freqQMAN, 1); 433990e1a8cSHaiying Wang #endif 434990e1a8cSHaiying Wang 435a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_PME 4361b942f74SKumar Gala do_fixup_by_compat_u32(blob, "fsl,pme", 4371b942f74SKumar Gala "clock-frequency", sysinfo.freqPME, 1); 438a47a12beSStefan Roese #endif 439a47a12beSStefan Roese } 440a47a12beSStefan Roese #else 441a47a12beSStefan Roese #define ft_fixup_dpaa_clks(x) 442a47a12beSStefan Roese #endif 443a47a12beSStefan Roese 444a47a12beSStefan Roese #ifdef CONFIG_QE 445a47a12beSStefan Roese static void ft_fixup_qe_snum(void *blob) 446a47a12beSStefan Roese { 447a47a12beSStefan Roese unsigned int svr; 448a47a12beSStefan Roese 449a47a12beSStefan Roese svr = mfspr(SPRN_SVR); 45048f6a5c3SYork Sun if (SVR_SOC_VER(svr) == SVR_8569) { 451a47a12beSStefan Roese if(IS_SVR_REV(svr, 1, 0)) 452a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "fsl,qe", 453a47a12beSStefan Roese "fsl,qe-num-snums", 46, 1); 454a47a12beSStefan Roese else 455a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "fsl,qe", 456a47a12beSStefan Roese "fsl,qe-num-snums", 76, 1); 457a47a12beSStefan Roese } 458a47a12beSStefan Roese } 459a47a12beSStefan Roese #endif 460a47a12beSStefan Roese 461ffadc441STimur Tabi /** 462ffadc441STimur Tabi * fdt_fixup_fman_firmware -- insert the Fman firmware into the device tree 463ffadc441STimur Tabi * 464ffadc441STimur Tabi * The binding for an Fman firmware node is documented in 465ffadc441STimur Tabi * Documentation/powerpc/dts-bindings/fsl/dpaa/fman.txt. This node contains 466ffadc441STimur Tabi * the actual Fman firmware binary data. The operating system is expected to 467ffadc441STimur Tabi * be able to parse the binary data to determine any attributes it needs. 468ffadc441STimur Tabi */ 469ffadc441STimur Tabi #ifdef CONFIG_SYS_DPAA_FMAN 470ffadc441STimur Tabi void fdt_fixup_fman_firmware(void *blob) 471ffadc441STimur Tabi { 472ffadc441STimur Tabi int rc, fmnode, fwnode = -1; 473ffadc441STimur Tabi uint32_t phandle; 474ffadc441STimur Tabi struct qe_firmware *fmanfw; 475ffadc441STimur Tabi const struct qe_header *hdr; 476ffadc441STimur Tabi unsigned int length; 477ffadc441STimur Tabi uint32_t crc; 478ffadc441STimur Tabi const char *p; 479ffadc441STimur Tabi 480ffadc441STimur Tabi /* The first Fman we find will contain the actual firmware. */ 481ffadc441STimur Tabi fmnode = fdt_node_offset_by_compatible(blob, -1, "fsl,fman"); 482ffadc441STimur Tabi if (fmnode < 0) 483ffadc441STimur Tabi /* Exit silently if there are no Fman devices */ 484ffadc441STimur Tabi return; 485ffadc441STimur Tabi 486ffadc441STimur Tabi /* If we already have a firmware node, then also exit silently. */ 487ffadc441STimur Tabi if (fdt_node_offset_by_compatible(blob, -1, "fsl,fman-firmware") > 0) 488ffadc441STimur Tabi return; 489ffadc441STimur Tabi 490ffadc441STimur Tabi /* If the environment variable is not set, then exit silently */ 491ffadc441STimur Tabi p = getenv("fman_ucode"); 492ffadc441STimur Tabi if (!p) 493ffadc441STimur Tabi return; 494ffadc441STimur Tabi 495ffadc441STimur Tabi fmanfw = (struct qe_firmware *) simple_strtoul(p, NULL, 0); 496ffadc441STimur Tabi if (!fmanfw) 497ffadc441STimur Tabi return; 498ffadc441STimur Tabi 499ffadc441STimur Tabi hdr = &fmanfw->header; 500ffadc441STimur Tabi length = be32_to_cpu(hdr->length); 501ffadc441STimur Tabi 502ffadc441STimur Tabi /* Verify the firmware. */ 503ffadc441STimur Tabi if ((hdr->magic[0] != 'Q') || (hdr->magic[1] != 'E') || 504ffadc441STimur Tabi (hdr->magic[2] != 'F')) { 505ffadc441STimur Tabi printf("Data at %p is not an Fman firmware\n", fmanfw); 506ffadc441STimur Tabi return; 507ffadc441STimur Tabi } 508ffadc441STimur Tabi 509f2717b47STimur Tabi if (length > CONFIG_SYS_QE_FMAN_FW_LENGTH) { 510ffadc441STimur Tabi printf("Fman firmware at %p is too large (size=%u)\n", 511ffadc441STimur Tabi fmanfw, length); 512ffadc441STimur Tabi return; 513ffadc441STimur Tabi } 514ffadc441STimur Tabi 515ffadc441STimur Tabi length -= sizeof(u32); /* Subtract the size of the CRC */ 516ffadc441STimur Tabi crc = be32_to_cpu(*(u32 *)((void *)fmanfw + length)); 517ffadc441STimur Tabi if (crc != crc32_no_comp(0, (void *)fmanfw, length)) { 518ffadc441STimur Tabi printf("Fman firmware at %p has invalid CRC\n", fmanfw); 519ffadc441STimur Tabi return; 520ffadc441STimur Tabi } 521ffadc441STimur Tabi 522ffadc441STimur Tabi /* Increase the size of the fdt to make room for the node. */ 523ffadc441STimur Tabi rc = fdt_increase_size(blob, fmanfw->header.length); 524ffadc441STimur Tabi if (rc < 0) { 525ffadc441STimur Tabi printf("Unable to make room for Fman firmware: %s\n", 526ffadc441STimur Tabi fdt_strerror(rc)); 527ffadc441STimur Tabi return; 528ffadc441STimur Tabi } 529ffadc441STimur Tabi 530ffadc441STimur Tabi /* Create the firmware node. */ 531ffadc441STimur Tabi fwnode = fdt_add_subnode(blob, fmnode, "fman-firmware"); 532ffadc441STimur Tabi if (fwnode < 0) { 533ffadc441STimur Tabi char s[64]; 534ffadc441STimur Tabi fdt_get_path(blob, fmnode, s, sizeof(s)); 535ffadc441STimur Tabi printf("Could not add firmware node to %s: %s\n", s, 536ffadc441STimur Tabi fdt_strerror(fwnode)); 537ffadc441STimur Tabi return; 538ffadc441STimur Tabi } 539ffadc441STimur Tabi rc = fdt_setprop_string(blob, fwnode, "compatible", "fsl,fman-firmware"); 540ffadc441STimur Tabi if (rc < 0) { 541ffadc441STimur Tabi char s[64]; 542ffadc441STimur Tabi fdt_get_path(blob, fwnode, s, sizeof(s)); 543ffadc441STimur Tabi printf("Could not add compatible property to node %s: %s\n", s, 544ffadc441STimur Tabi fdt_strerror(rc)); 545ffadc441STimur Tabi return; 546ffadc441STimur Tabi } 547a2c1229cSTimur Tabi phandle = fdt_create_phandle(blob, fwnode); 548a2c1229cSTimur Tabi if (!phandle) { 549ffadc441STimur Tabi char s[64]; 550ffadc441STimur Tabi fdt_get_path(blob, fwnode, s, sizeof(s)); 551ffadc441STimur Tabi printf("Could not add phandle property to node %s: %s\n", s, 552ffadc441STimur Tabi fdt_strerror(rc)); 553ffadc441STimur Tabi return; 554ffadc441STimur Tabi } 555ffadc441STimur Tabi rc = fdt_setprop(blob, fwnode, "fsl,firmware", fmanfw, fmanfw->header.length); 556ffadc441STimur Tabi if (rc < 0) { 557ffadc441STimur Tabi char s[64]; 558ffadc441STimur Tabi fdt_get_path(blob, fwnode, s, sizeof(s)); 559ffadc441STimur Tabi printf("Could not add firmware property to node %s: %s\n", s, 560ffadc441STimur Tabi fdt_strerror(rc)); 561ffadc441STimur Tabi return; 562ffadc441STimur Tabi } 563ffadc441STimur Tabi 564ffadc441STimur Tabi /* Find all other Fman nodes and point them to the firmware node. */ 565ffadc441STimur Tabi while ((fmnode = fdt_node_offset_by_compatible(blob, fmnode, "fsl,fman")) > 0) { 566ffadc441STimur Tabi rc = fdt_setprop_cell(blob, fmnode, "fsl,firmware-phandle", phandle); 567ffadc441STimur Tabi if (rc < 0) { 568ffadc441STimur Tabi char s[64]; 569ffadc441STimur Tabi fdt_get_path(blob, fmnode, s, sizeof(s)); 570ffadc441STimur Tabi printf("Could not add pointer property to node %s: %s\n", 571ffadc441STimur Tabi s, fdt_strerror(rc)); 572ffadc441STimur Tabi return; 573ffadc441STimur Tabi } 574ffadc441STimur Tabi } 575ffadc441STimur Tabi } 576ffadc441STimur Tabi #else 577ffadc441STimur Tabi #define fdt_fixup_fman_firmware(x) 578ffadc441STimur Tabi #endif 579ffadc441STimur Tabi 580055ce080STimur Tabi #if defined(CONFIG_PPC_P4080) 581f81f19faSShengzhou Liu static void fdt_fixup_usb(void *fdt) 582f81f19faSShengzhou Liu { 583f81f19faSShengzhou Liu ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 584f81f19faSShengzhou Liu u32 rcwsr11 = in_be32(&gur->rcwsr[11]); 585f81f19faSShengzhou Liu int off; 586f81f19faSShengzhou Liu 587f81f19faSShengzhou Liu off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-mph"); 588f81f19faSShengzhou Liu if ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) != 589f81f19faSShengzhou Liu FSL_CORENET_RCWSR11_EC1_FM1_USB1) 590f81f19faSShengzhou Liu fdt_status_disabled(fdt, off); 591f81f19faSShengzhou Liu 592f81f19faSShengzhou Liu off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-dr"); 593f81f19faSShengzhou Liu if ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) != 594f81f19faSShengzhou Liu FSL_CORENET_RCWSR11_EC2_USB2) 595f81f19faSShengzhou Liu fdt_status_disabled(fdt, off); 596f81f19faSShengzhou Liu } 597f81f19faSShengzhou Liu #else 598f81f19faSShengzhou Liu #define fdt_fixup_usb(x) 599f81f19faSShengzhou Liu #endif 600f81f19faSShengzhou Liu 601a47a12beSStefan Roese void ft_cpu_setup(void *blob, bd_t *bd) 602a47a12beSStefan Roese { 603a47a12beSStefan Roese int off; 604a47a12beSStefan Roese int val; 605a47a12beSStefan Roese sys_info_t sysinfo; 606a47a12beSStefan Roese 607a47a12beSStefan Roese /* delete crypto node if not on an E-processor */ 608a47a12beSStefan Roese if (!IS_E_PROCESSOR(get_svr())) 609a47a12beSStefan Roese fdt_fixup_crypto_node(blob, 0); 6105e95e2d8SVakul Garg #if CONFIG_SYS_FSL_SEC_COMPAT >= 4 6115e95e2d8SVakul Garg else { 6125e95e2d8SVakul Garg ccsr_sec_t __iomem *sec; 6135e95e2d8SVakul Garg 6145e95e2d8SVakul Garg sec = (void __iomem *)CONFIG_SYS_FSL_SEC_ADDR; 6155e95e2d8SVakul Garg fdt_fixup_crypto_node(blob, in_be32(&sec->secvid_ms)); 6165e95e2d8SVakul Garg } 6175e95e2d8SVakul Garg #endif 618a47a12beSStefan Roese 619a47a12beSStefan Roese fdt_fixup_ethernet(blob); 620a47a12beSStefan Roese 621a47a12beSStefan Roese fdt_add_enet_stashing(blob); 622a47a12beSStefan Roese 623a47a12beSStefan Roese do_fixup_by_prop_u32(blob, "device_type", "cpu", 4, 624a47a12beSStefan Roese "timebase-frequency", get_tbclk(), 1); 625a47a12beSStefan Roese do_fixup_by_prop_u32(blob, "device_type", "cpu", 4, 626a47a12beSStefan Roese "bus-frequency", bd->bi_busfreq, 1); 627a47a12beSStefan Roese get_sys_info(&sysinfo); 628a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4); 629a47a12beSStefan Roese while (off != -FDT_ERR_NOTFOUND) { 630a47a12beSStefan Roese u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0); 631a47a12beSStefan Roese val = cpu_to_fdt32(sysinfo.freqProcessor[*reg]); 632a47a12beSStefan Roese fdt_setprop(blob, off, "clock-frequency", &val, 4); 633a47a12beSStefan Roese off = fdt_node_offset_by_prop_value(blob, off, "device_type", 634a47a12beSStefan Roese "cpu", 4); 635a47a12beSStefan Roese } 636a47a12beSStefan Roese do_fixup_by_prop_u32(blob, "device_type", "soc", 4, 637a47a12beSStefan Roese "bus-frequency", bd->bi_busfreq, 1); 638a47a12beSStefan Roese 639a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "fsl,pq3-localbus", 64067ac13b1SSimon Glass "bus-frequency", gd->arch.lbc_clk, 1); 641a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "fsl,elbc", 64267ac13b1SSimon Glass "bus-frequency", gd->arch.lbc_clk, 1); 643a47a12beSStefan Roese #ifdef CONFIG_QE 644a47a12beSStefan Roese ft_qe_setup(blob); 645a47a12beSStefan Roese ft_fixup_qe_snum(blob); 646a47a12beSStefan Roese #endif 647a47a12beSStefan Roese 648ffadc441STimur Tabi fdt_fixup_fman_firmware(blob); 649ffadc441STimur Tabi 650a47a12beSStefan Roese #ifdef CONFIG_SYS_NS16550 651a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "ns16550", 652a47a12beSStefan Roese "clock-frequency", CONFIG_SYS_NS16550_CLK, 1); 653a47a12beSStefan Roese #endif 654a47a12beSStefan Roese 655a47a12beSStefan Roese #ifdef CONFIG_CPM2 656a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart", 657a47a12beSStefan Roese "current-speed", bd->bi_baudrate, 1); 658a47a12beSStefan Roese 659a47a12beSStefan Roese do_fixup_by_compat_u32(blob, "fsl,cpm2-brg", 660a47a12beSStefan Roese "clock-frequency", bd->bi_brgfreq, 1); 661a47a12beSStefan Roese #endif 662a47a12beSStefan Roese 66385f8cda3SKumar Gala #ifdef CONFIG_FSL_CORENET 66485f8cda3SKumar Gala do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0", 66585f8cda3SKumar Gala "clock-frequency", CONFIG_SYS_CLK_FREQ, 1); 666*7b700d21STang Yuantian do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-2", 667*7b700d21STang Yuantian "clock-frequency", CONFIG_SYS_CLK_FREQ, 1); 668f5c2623dSDongsheng.wang@freescale.com do_fixup_by_compat_u32(blob, "fsl,mpic", 669f5c2623dSDongsheng.wang@freescale.com "clock-frequency", get_bus_freq(0)/2, 1); 670f5c2623dSDongsheng.wang@freescale.com #else 671f5c2623dSDongsheng.wang@freescale.com do_fixup_by_compat_u32(blob, "fsl,mpic", 672f5c2623dSDongsheng.wang@freescale.com "clock-frequency", get_bus_freq(0), 1); 67385f8cda3SKumar Gala #endif 67485f8cda3SKumar Gala 675a47a12beSStefan Roese fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize); 676a47a12beSStefan Roese 677a47a12beSStefan Roese #ifdef CONFIG_MP 678a47a12beSStefan Roese ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize); 679a47a12beSStefan Roese ft_fixup_num_cores(blob); 6808f3a7fa4SKumar Gala #endif 681a47a12beSStefan Roese 682a47a12beSStefan Roese ft_fixup_cache(blob); 683a47a12beSStefan Roese 684a47a12beSStefan Roese #if defined(CONFIG_FSL_ESDHC) 685a47a12beSStefan Roese fdt_fixup_esdhc(blob, bd); 686a47a12beSStefan Roese #endif 687a47a12beSStefan Roese 688a47a12beSStefan Roese ft_fixup_dpaa_clks(blob); 689db977abfSKumar Gala 690db977abfSKumar Gala #if defined(CONFIG_SYS_BMAN_MEM_PHYS) 691db977abfSKumar Gala fdt_portal(blob, "fsl,bman-portal", "bman-portals", 692db977abfSKumar Gala (u64)CONFIG_SYS_BMAN_MEM_PHYS, 693db977abfSKumar Gala CONFIG_SYS_BMAN_MEM_SIZE); 6942a0ffb84SHaiying Wang fdt_fixup_bportals(blob); 695db977abfSKumar Gala #endif 696db977abfSKumar Gala 697db977abfSKumar Gala #if defined(CONFIG_SYS_QMAN_MEM_PHYS) 698db977abfSKumar Gala fdt_portal(blob, "fsl,qman-portal", "qman-portals", 699db977abfSKumar Gala (u64)CONFIG_SYS_QMAN_MEM_PHYS, 700db977abfSKumar Gala CONFIG_SYS_QMAN_MEM_SIZE); 701db977abfSKumar Gala 702db977abfSKumar Gala fdt_fixup_qportals(blob); 703db977abfSKumar Gala #endif 704a09b9b68SKumar Gala 705a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO 706a09b9b68SKumar Gala ft_srio_setup(blob); 707a09b9b68SKumar Gala #endif 708f5feb5afSbhaskar upadhaya 709f5feb5afSbhaskar upadhaya /* 710f5feb5afSbhaskar upadhaya * system-clock = CCB clock/2 711f5feb5afSbhaskar upadhaya * Here gd->bus_clk = CCB clock 712f5feb5afSbhaskar upadhaya * We are using the system clock as 1588 Timer reference 713f5feb5afSbhaskar upadhaya * clock source select 714f5feb5afSbhaskar upadhaya */ 715f5feb5afSbhaskar upadhaya do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer", 716f5feb5afSbhaskar upadhaya "timer-frequency", gd->bus_clk/2, 1); 71765bb8b06SBhaskar Upadhaya 71833c87536SJia Hongtao /* 71933c87536SJia Hongtao * clock-freq should change to clock-frequency and 72033c87536SJia Hongtao * flexcan-v1.0 should change to p1010-flexcan respectively 72133c87536SJia Hongtao * in the future. 72233c87536SJia Hongtao */ 72365bb8b06SBhaskar Upadhaya do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0", 72433c87536SJia Hongtao "clock_freq", gd->bus_clk/2, 1); 72533c87536SJia Hongtao 72633c87536SJia Hongtao do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0", 72733c87536SJia Hongtao "clock-frequency", gd->bus_clk/2, 1); 72833c87536SJia Hongtao 72933c87536SJia Hongtao do_fixup_by_compat_u32(blob, "fsl,p1010-flexcan", 73033c87536SJia Hongtao "clock-frequency", gd->bus_clk/2, 1); 731f81f19faSShengzhou Liu 732f81f19faSShengzhou Liu fdt_fixup_usb(blob); 733a47a12beSStefan Roese } 73490f89f09STimur Tabi 73590f89f09STimur Tabi /* 73690f89f09STimur Tabi * For some CCSR devices, we only have the virtual address, not the physical 73790f89f09STimur Tabi * address. This is because we map CCSR as a whole, so we typically don't need 73890f89f09STimur Tabi * a macro for the physical address of any device within CCSR. In this case, 73990f89f09STimur Tabi * we calculate the physical address of that device using it's the difference 74090f89f09STimur Tabi * between the virtual address of the device and the virtual address of the 74190f89f09STimur Tabi * beginning of CCSR. 74290f89f09STimur Tabi */ 74390f89f09STimur Tabi #define CCSR_VIRT_TO_PHYS(x) \ 74490f89f09STimur Tabi (CONFIG_SYS_CCSRBAR_PHYS + ((x) - CONFIG_SYS_CCSRBAR)) 74590f89f09STimur Tabi 746cc15df57STimur Tabi static void msg(const char *name, uint64_t uaddr, uint64_t daddr) 747cc15df57STimur Tabi { 748cc15df57STimur Tabi printf("Warning: U-Boot configured %s at address %llx,\n" 749cc15df57STimur Tabi "but the device tree has it at %llx\n", name, uaddr, daddr); 750cc15df57STimur Tabi } 751cc15df57STimur Tabi 75290f89f09STimur Tabi /* 75390f89f09STimur Tabi * Verify the device tree 75490f89f09STimur Tabi * 75590f89f09STimur Tabi * This function compares several CONFIG_xxx macros that contain physical 75690f89f09STimur Tabi * addresses with the corresponding nodes in the device tree, to see if 75790f89f09STimur Tabi * the physical addresses are all correct. For example, if 75890f89f09STimur Tabi * CONFIG_SYS_NS16550_COM1 is defined, then it contains the virtual address 75990f89f09STimur Tabi * of the first UART. We convert this to a physical address and compare 76090f89f09STimur Tabi * that with the physical address of the first ns16550-compatible node 76190f89f09STimur Tabi * in the device tree. If they don't match, then we display a warning. 76290f89f09STimur Tabi * 76390f89f09STimur Tabi * Returns 1 on success, 0 on failure 76490f89f09STimur Tabi */ 76590f89f09STimur Tabi int ft_verify_fdt(void *fdt) 76690f89f09STimur Tabi { 767cc15df57STimur Tabi uint64_t addr = 0; 76890f89f09STimur Tabi int aliases; 76990f89f09STimur Tabi int off; 77090f89f09STimur Tabi 77190f89f09STimur Tabi /* First check the CCSR base address */ 77290f89f09STimur Tabi off = fdt_node_offset_by_prop_value(fdt, -1, "device_type", "soc", 4); 77390f89f09STimur Tabi if (off > 0) 774cc15df57STimur Tabi addr = fdt_get_base_address(fdt, off); 77590f89f09STimur Tabi 776cc15df57STimur Tabi if (!addr) { 77790f89f09STimur Tabi printf("Warning: could not determine base CCSR address in " 77890f89f09STimur Tabi "device tree\n"); 77990f89f09STimur Tabi /* No point in checking anything else */ 78090f89f09STimur Tabi return 0; 78190f89f09STimur Tabi } 78290f89f09STimur Tabi 783cc15df57STimur Tabi if (addr != CONFIG_SYS_CCSRBAR_PHYS) { 784cc15df57STimur Tabi msg("CCSR", CONFIG_SYS_CCSRBAR_PHYS, addr); 78590f89f09STimur Tabi /* No point in checking anything else */ 78690f89f09STimur Tabi return 0; 78790f89f09STimur Tabi } 78890f89f09STimur Tabi 78990f89f09STimur Tabi /* 790cc15df57STimur Tabi * Check some nodes via aliases. We assume that U-Boot and the device 791cc15df57STimur Tabi * tree enumerate the devices equally. E.g. the first serial port in 792cc15df57STimur Tabi * U-Boot is the same as "serial0" in the device tree. 79390f89f09STimur Tabi */ 79490f89f09STimur Tabi aliases = fdt_path_offset(fdt, "/aliases"); 79590f89f09STimur Tabi if (aliases > 0) { 79690f89f09STimur Tabi #ifdef CONFIG_SYS_NS16550_COM1 79790f89f09STimur Tabi if (!fdt_verify_alias_address(fdt, aliases, "serial0", 79890f89f09STimur Tabi CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM1))) 79990f89f09STimur Tabi return 0; 80090f89f09STimur Tabi #endif 80190f89f09STimur Tabi 80290f89f09STimur Tabi #ifdef CONFIG_SYS_NS16550_COM2 80390f89f09STimur Tabi if (!fdt_verify_alias_address(fdt, aliases, "serial1", 80490f89f09STimur Tabi CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM2))) 80590f89f09STimur Tabi return 0; 80690f89f09STimur Tabi #endif 80790f89f09STimur Tabi } 80890f89f09STimur Tabi 809cc15df57STimur Tabi /* 810cc15df57STimur Tabi * The localbus node is typically a root node, even though the lbc 811cc15df57STimur Tabi * controller is part of CCSR. If we were to put the lbc node under 812cc15df57STimur Tabi * the SOC node, then the 'ranges' property in the lbc node would 813cc15df57STimur Tabi * translate through the 'ranges' property of the parent SOC node, and 814cc15df57STimur Tabi * we don't want that. Since it's a separate node, it's possible for 815cc15df57STimur Tabi * the 'reg' property to be wrong, so check it here. For now, we 816cc15df57STimur Tabi * only check for "fsl,elbc" nodes. 817cc15df57STimur Tabi */ 818cc15df57STimur Tabi #ifdef CONFIG_SYS_LBC_ADDR 819cc15df57STimur Tabi off = fdt_node_offset_by_compatible(fdt, -1, "fsl,elbc"); 820cc15df57STimur Tabi if (off > 0) { 8218aa5ec6eSKim Phillips const fdt32_t *reg = fdt_getprop(fdt, off, "reg", NULL); 822cc15df57STimur Tabi if (reg) { 823cc15df57STimur Tabi uint64_t uaddr = CCSR_VIRT_TO_PHYS(CONFIG_SYS_LBC_ADDR); 824cc15df57STimur Tabi 825cc15df57STimur Tabi addr = fdt_translate_address(fdt, off, reg); 826cc15df57STimur Tabi if (uaddr != addr) { 827cc15df57STimur Tabi msg("the localbus", uaddr, addr); 828cc15df57STimur Tabi return 0; 829cc15df57STimur Tabi } 830cc15df57STimur Tabi } 831cc15df57STimur Tabi } 832cc15df57STimur Tabi #endif 833cc15df57STimur Tabi 83490f89f09STimur Tabi return 1; 83590f89f09STimur Tabi } 836