xref: /openbmc/u-boot/arch/powerpc/cpu/mpc85xx/fdt.c (revision 709389b654de05fd6035656f5e082ba1757807b3)
1a47a12beSStefan Roese /*
2a09b9b68SKumar Gala  * Copyright 2007-2011 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  *
4a47a12beSStefan Roese  * (C) Copyright 2000
5a47a12beSStefan Roese  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6a47a12beSStefan Roese  *
7a47a12beSStefan Roese  * See file CREDITS for list of people who contributed to this
8a47a12beSStefan Roese  * project.
9a47a12beSStefan Roese  *
10a47a12beSStefan Roese  * This program is free software; you can redistribute it and/or
11a47a12beSStefan Roese  * modify it under the terms of the GNU General Public License as
12a47a12beSStefan Roese  * published by the Free Software Foundation; either version 2 of
13a47a12beSStefan Roese  * the License, or (at your option) any later version.
14a47a12beSStefan Roese  *
15a47a12beSStefan Roese  * This program is distributed in the hope that it will be useful,
16a47a12beSStefan Roese  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17a47a12beSStefan Roese  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18a47a12beSStefan Roese  * GNU General Public License for more details.
19a47a12beSStefan Roese  *
20a47a12beSStefan Roese  * You should have received a copy of the GNU General Public License
21a47a12beSStefan Roese  * along with this program; if not, write to the Free Software
22a47a12beSStefan Roese  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23a47a12beSStefan Roese  * MA 02111-1307 USA
24a47a12beSStefan Roese  */
25a47a12beSStefan Roese 
26a47a12beSStefan Roese #include <common.h>
27a47a12beSStefan Roese #include <libfdt.h>
28a47a12beSStefan Roese #include <fdt_support.h>
29a47a12beSStefan Roese #include <asm/processor.h>
30a47a12beSStefan Roese #include <linux/ctype.h>
316aba33e9SKumar Gala #include <asm/io.h>
32db977abfSKumar Gala #include <asm/fsl_portals.h>
33a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC
34a47a12beSStefan Roese #include <fsl_esdhc.h>
35a47a12beSStefan Roese #endif
36ffadc441STimur Tabi #include "../../../../drivers/qe/qe.h"		/* For struct qe_firmware */
37a47a12beSStefan Roese 
38a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
39a47a12beSStefan Roese 
40a47a12beSStefan Roese extern void ft_qe_setup(void *blob);
41a47a12beSStefan Roese extern void ft_fixup_num_cores(void *blob);
42a09b9b68SKumar Gala extern void ft_srio_setup(void *blob);
43a47a12beSStefan Roese 
44a47a12beSStefan Roese #ifdef CONFIG_MP
45a47a12beSStefan Roese #include "mp.h"
46a47a12beSStefan Roese 
47a47a12beSStefan Roese void ft_fixup_cpu(void *blob, u64 memory_limit)
48a47a12beSStefan Roese {
49a47a12beSStefan Roese 	int off;
50a47a12beSStefan Roese 	ulong spin_tbl_addr = get_spin_phys_addr();
51a47a12beSStefan Roese 	u32 bootpg = determine_mp_bootpg();
52a47a12beSStefan Roese 	u32 id = get_my_id();
539d64c6bbSAaron Sierra 	const char *enable_method;
54a47a12beSStefan Roese 
55a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
56a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
57a47a12beSStefan Roese 		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
58a47a12beSStefan Roese 
59a47a12beSStefan Roese 		if (reg) {
60*709389b6SYork Sun 			u32 phys_cpu_id = thread_to_core(*reg);
61*709389b6SYork Sun 			u64 val = phys_cpu_id * SIZE_BOOT_ENTRY + spin_tbl_addr;
62*709389b6SYork Sun 			val = cpu_to_fdt64(val);
63b80d3054SMatthew McClintock 			if (*reg == id) {
64b80d3054SMatthew McClintock 				fdt_setprop_string(blob, off, "status",
65b80d3054SMatthew McClintock 								"okay");
66b80d3054SMatthew McClintock 			} else {
67a47a12beSStefan Roese 				fdt_setprop_string(blob, off, "status",
68a47a12beSStefan Roese 								"disabled");
69b80d3054SMatthew McClintock 			}
709d64c6bbSAaron Sierra 
719d64c6bbSAaron Sierra 			if (hold_cores_in_reset(0)) {
729d64c6bbSAaron Sierra #ifdef CONFIG_FSL_CORENET
739d64c6bbSAaron Sierra 				/* Cores held in reset, use BRR to release */
749d64c6bbSAaron Sierra 				enable_method = "fsl,brr-holdoff";
759d64c6bbSAaron Sierra #else
769d64c6bbSAaron Sierra 				/* Cores held in reset, use EEBPCR to release */
779d64c6bbSAaron Sierra 				enable_method = "fsl,eebpcr-holdoff";
789d64c6bbSAaron Sierra #endif
799d64c6bbSAaron Sierra 			} else {
809d64c6bbSAaron Sierra 				/* Cores out of reset and in a spin-loop */
819d64c6bbSAaron Sierra 				enable_method = "spin-table";
829d64c6bbSAaron Sierra 
83a47a12beSStefan Roese 				fdt_setprop(blob, off, "cpu-release-addr",
84a47a12beSStefan Roese 						&val, sizeof(val));
859d64c6bbSAaron Sierra 			}
869d64c6bbSAaron Sierra 
879d64c6bbSAaron Sierra 			fdt_setprop_string(blob, off, "enable-method",
889d64c6bbSAaron Sierra 							enable_method);
89a47a12beSStefan Roese 		} else {
90a47a12beSStefan Roese 			printf ("cpu NULL\n");
91a47a12beSStefan Roese 		}
92a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off,
93a47a12beSStefan Roese 				"device_type", "cpu", 4);
94a47a12beSStefan Roese 	}
95a47a12beSStefan Roese 
96a47a12beSStefan Roese 	/* Reserve the boot page so OSes dont use it */
97a47a12beSStefan Roese 	if ((u64)bootpg < memory_limit) {
98a47a12beSStefan Roese 		off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
99a47a12beSStefan Roese 		if (off < 0)
100a47a12beSStefan Roese 			printf("%s: %s\n", __FUNCTION__, fdt_strerror(off));
101a47a12beSStefan Roese 	}
102a47a12beSStefan Roese }
103a47a12beSStefan Roese #endif
104a47a12beSStefan Roese 
1056aba33e9SKumar Gala #ifdef CONFIG_SYS_FSL_CPC
1066aba33e9SKumar Gala static inline void ft_fixup_l3cache(void *blob, int off)
1076aba33e9SKumar Gala {
1086aba33e9SKumar Gala 	u32 line_size, num_ways, size, num_sets;
1096aba33e9SKumar Gala 	cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR;
1106aba33e9SKumar Gala 	u32 cfg0 = in_be32(&cpc->cpccfg0);
1116aba33e9SKumar Gala 
1126aba33e9SKumar Gala 	size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC;
1136aba33e9SKumar Gala 	num_ways = CPC_CFG0_NUM_WAYS(cfg0);
1146aba33e9SKumar Gala 	line_size = CPC_CFG0_LINE_SZ(cfg0);
1156aba33e9SKumar Gala 	num_sets = size / (line_size * num_ways);
1166aba33e9SKumar Gala 
1176aba33e9SKumar Gala 	fdt_setprop(blob, off, "cache-unified", NULL, 0);
1186aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-block-size", line_size);
1196aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-size", size);
1206aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-sets", num_sets);
1216aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-level", 3);
1226aba33e9SKumar Gala #ifdef CONFIG_SYS_CACHE_STASHING
1236aba33e9SKumar Gala 	fdt_setprop_cell(blob, off, "cache-stash-id", 1);
1246aba33e9SKumar Gala #endif
1256aba33e9SKumar Gala }
1266aba33e9SKumar Gala #else
127a47a12beSStefan Roese #define ft_fixup_l3cache(x, y)
1286aba33e9SKumar Gala #endif
129a47a12beSStefan Roese 
130a47a12beSStefan Roese #if defined(CONFIG_L2_CACHE)
131a47a12beSStefan Roese /* return size in kilobytes */
132a47a12beSStefan Roese static inline u32 l2cache_size(void)
133a47a12beSStefan Roese {
134a47a12beSStefan Roese 	volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
135a47a12beSStefan Roese 	volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
136a47a12beSStefan Roese 	u32 ver = SVR_SOC_VER(get_svr());
137a47a12beSStefan Roese 
138a47a12beSStefan Roese 	switch (l2siz_field) {
139a47a12beSStefan Roese 	case 0x0:
140a47a12beSStefan Roese 		break;
141a47a12beSStefan Roese 	case 0x1:
142a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
14348f6a5c3SYork Sun 		    ver == SVR_8541 || ver == SVR_8555)
144a47a12beSStefan Roese 			return 128;
145a47a12beSStefan Roese 		else
146a47a12beSStefan Roese 			return 256;
147a47a12beSStefan Roese 		break;
148a47a12beSStefan Roese 	case 0x2:
149a47a12beSStefan Roese 		if (ver == SVR_8540 || ver == SVR_8560   ||
15048f6a5c3SYork Sun 		    ver == SVR_8541 || ver == SVR_8555)
151a47a12beSStefan Roese 			return 256;
152a47a12beSStefan Roese 		else
153a47a12beSStefan Roese 			return 512;
154a47a12beSStefan Roese 		break;
155a47a12beSStefan Roese 	case 0x3:
156a47a12beSStefan Roese 		return 1024;
157a47a12beSStefan Roese 		break;
158a47a12beSStefan Roese 	}
159a47a12beSStefan Roese 
160a47a12beSStefan Roese 	return 0;
161a47a12beSStefan Roese }
162a47a12beSStefan Roese 
163a47a12beSStefan Roese static inline void ft_fixup_l2cache(void *blob)
164a47a12beSStefan Roese {
165a47a12beSStefan Roese 	int len, off;
166a47a12beSStefan Roese 	u32 *ph;
167a47a12beSStefan Roese 	struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
168a47a12beSStefan Roese 
169a47a12beSStefan Roese 	const u32 line_size = 32;
170a47a12beSStefan Roese 	const u32 num_ways = 8;
171a47a12beSStefan Roese 	const u32 size = l2cache_size() * 1024;
172a47a12beSStefan Roese 	const u32 num_sets = size / (line_size * num_ways);
173a47a12beSStefan Roese 
174a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
175a47a12beSStefan Roese 	if (off < 0) {
176a47a12beSStefan Roese 		debug("no cpu node fount\n");
177a47a12beSStefan Roese 		return;
178a47a12beSStefan Roese 	}
179a47a12beSStefan Roese 
180a47a12beSStefan Roese 	ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
181a47a12beSStefan Roese 
182a47a12beSStefan Roese 	if (ph == NULL) {
183a47a12beSStefan Roese 		debug("no next-level-cache property\n");
184a47a12beSStefan Roese 		return ;
185a47a12beSStefan Roese 	}
186a47a12beSStefan Roese 
187a47a12beSStefan Roese 	off = fdt_node_offset_by_phandle(blob, *ph);
188a47a12beSStefan Roese 	if (off < 0) {
189a47a12beSStefan Roese 		printf("%s: %s\n", __func__, fdt_strerror(off));
190a47a12beSStefan Roese 		return ;
191a47a12beSStefan Roese 	}
192a47a12beSStefan Roese 
193a47a12beSStefan Roese 	if (cpu) {
194ee4756d4STimur Tabi 		char buf[40];
195a47a12beSStefan Roese 
196ee4756d4STimur Tabi 		if (isdigit(cpu->name[0])) {
197ee4756d4STimur Tabi 			/* MPCxxxx, where xxxx == 4-digit number */
198ee4756d4STimur Tabi 			len = sprintf(buf, "fsl,mpc%s-l2-cache-controller",
199ee4756d4STimur Tabi 				cpu->name) + 1;
200ee4756d4STimur Tabi 		} else {
201ee4756d4STimur Tabi 			/* Pxxxx or Txxxx, where xxxx == 4-digit number */
202ee4756d4STimur Tabi 			len = sprintf(buf, "fsl,%c%s-l2-cache-controller",
203ee4756d4STimur Tabi 				tolower(cpu->name[0]), cpu->name + 1) + 1;
204ee4756d4STimur Tabi 		}
205ee4756d4STimur Tabi 
206ee4756d4STimur Tabi 		/*
207ee4756d4STimur Tabi 		 * append "cache" after the NULL character that the previous
208ee4756d4STimur Tabi 		 * sprintf wrote.  This is how a device tree stores multiple
209ee4756d4STimur Tabi 		 * strings in a property.
210ee4756d4STimur Tabi 		 */
211ee4756d4STimur Tabi 		len += sprintf(buf + len, "cache") + 1;
212ee4756d4STimur Tabi 
213ee4756d4STimur Tabi 		fdt_setprop(blob, off, "compatible", buf, len);
214a47a12beSStefan Roese 	}
215a47a12beSStefan Roese 	fdt_setprop(blob, off, "cache-unified", NULL, 0);
216a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-block-size", line_size);
217a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-size", size);
218a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-sets", num_sets);
219a47a12beSStefan Roese 	fdt_setprop_cell(blob, off, "cache-level", 2);
220a47a12beSStefan Roese 
221a47a12beSStefan Roese 	/* we dont bother w/L3 since no platform of this type has one */
222a47a12beSStefan Roese }
223a47a12beSStefan Roese #elif defined(CONFIG_BACKSIDE_L2_CACHE)
224a47a12beSStefan Roese static inline void ft_fixup_l2cache(void *blob)
225a47a12beSStefan Roese {
226a47a12beSStefan Roese 	int off, l2_off, l3_off = -1;
227a47a12beSStefan Roese 	u32 *ph;
228a47a12beSStefan Roese 	u32 l2cfg0 = mfspr(SPRN_L2CFG0);
229a47a12beSStefan Roese 	u32 size, line_size, num_ways, num_sets;
230acf3f8daSKumar Gala 	int has_l2 = 1;
231acf3f8daSKumar Gala 
232acf3f8daSKumar Gala 	/* P2040/P2040E has no L2, so dont set any L2 props */
23348f6a5c3SYork Sun 	if (SVR_SOC_VER(get_svr()) == SVR_P2040)
234acf3f8daSKumar Gala 		has_l2 = 0;
235a47a12beSStefan Roese 
236a47a12beSStefan Roese 	size = (l2cfg0 & 0x3fff) * 64 * 1024;
237a47a12beSStefan Roese 	num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
238a47a12beSStefan Roese 	line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
239a47a12beSStefan Roese 	num_sets = size / (line_size * num_ways);
240a47a12beSStefan Roese 
241a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
242a47a12beSStefan Roese 
243a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
244a47a12beSStefan Roese 		ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
245a47a12beSStefan Roese 
246a47a12beSStefan Roese 		if (ph == NULL) {
247a47a12beSStefan Roese 			debug("no next-level-cache property\n");
248a47a12beSStefan Roese 			goto next;
249a47a12beSStefan Roese 		}
250a47a12beSStefan Roese 
251a47a12beSStefan Roese 		l2_off = fdt_node_offset_by_phandle(blob, *ph);
252a47a12beSStefan Roese 		if (l2_off < 0) {
253a47a12beSStefan Roese 			printf("%s: %s\n", __func__, fdt_strerror(off));
254a47a12beSStefan Roese 			goto next;
255a47a12beSStefan Roese 		}
256a47a12beSStefan Roese 
257acf3f8daSKumar Gala 		if (has_l2) {
258a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
259a47a12beSStefan Roese 			u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
260a47a12beSStefan Roese 			if (reg)
261a47a12beSStefan Roese 				fdt_setprop_cell(blob, l2_off, "cache-stash-id",
262a47a12beSStefan Roese 					 (*reg * 2) + 32 + 1);
263a47a12beSStefan Roese #endif
264a47a12beSStefan Roese 
265a47a12beSStefan Roese 			fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
266acf3f8daSKumar Gala 			fdt_setprop_cell(blob, l2_off, "cache-block-size",
267acf3f8daSKumar Gala 						line_size);
268a47a12beSStefan Roese 			fdt_setprop_cell(blob, l2_off, "cache-size", size);
269a47a12beSStefan Roese 			fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
270a47a12beSStefan Roese 			fdt_setprop_cell(blob, l2_off, "cache-level", 2);
271a47a12beSStefan Roese 			fdt_setprop(blob, l2_off, "compatible", "cache", 6);
272acf3f8daSKumar Gala 		}
273a47a12beSStefan Roese 
274a47a12beSStefan Roese 		if (l3_off < 0) {
275a47a12beSStefan Roese 			ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
276a47a12beSStefan Roese 
277a47a12beSStefan Roese 			if (ph == NULL) {
278a47a12beSStefan Roese 				debug("no next-level-cache property\n");
279a47a12beSStefan Roese 				goto next;
280a47a12beSStefan Roese 			}
281a47a12beSStefan Roese 			l3_off = *ph;
282a47a12beSStefan Roese 		}
283a47a12beSStefan Roese next:
284a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off,
285a47a12beSStefan Roese 				"device_type", "cpu", 4);
286a47a12beSStefan Roese 	}
287a47a12beSStefan Roese 	if (l3_off > 0) {
288a47a12beSStefan Roese 		l3_off = fdt_node_offset_by_phandle(blob, l3_off);
289a47a12beSStefan Roese 		if (l3_off < 0) {
290a47a12beSStefan Roese 			printf("%s: %s\n", __func__, fdt_strerror(off));
291a47a12beSStefan Roese 			return ;
292a47a12beSStefan Roese 		}
293a47a12beSStefan Roese 		ft_fixup_l3cache(blob, l3_off);
294a47a12beSStefan Roese 	}
295a47a12beSStefan Roese }
296a47a12beSStefan Roese #else
297a47a12beSStefan Roese #define ft_fixup_l2cache(x)
298a47a12beSStefan Roese #endif
299a47a12beSStefan Roese 
300a47a12beSStefan Roese static inline void ft_fixup_cache(void *blob)
301a47a12beSStefan Roese {
302a47a12beSStefan Roese 	int off;
303a47a12beSStefan Roese 
304a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
305a47a12beSStefan Roese 
306a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
307a47a12beSStefan Roese 		u32 l1cfg0 = mfspr(SPRN_L1CFG0);
308a47a12beSStefan Roese 		u32 l1cfg1 = mfspr(SPRN_L1CFG1);
309a47a12beSStefan Roese 		u32 isize, iline_size, inum_sets, inum_ways;
310a47a12beSStefan Roese 		u32 dsize, dline_size, dnum_sets, dnum_ways;
311a47a12beSStefan Roese 
312a47a12beSStefan Roese 		/* d-side config */
313a47a12beSStefan Roese 		dsize = (l1cfg0 & 0x7ff) * 1024;
314a47a12beSStefan Roese 		dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
315a47a12beSStefan Roese 		dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
316a47a12beSStefan Roese 		dnum_sets = dsize / (dline_size * dnum_ways);
317a47a12beSStefan Roese 
318a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
319a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "d-cache-size", dsize);
320a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
321a47a12beSStefan Roese 
322a47a12beSStefan Roese #ifdef CONFIG_SYS_CACHE_STASHING
323a47a12beSStefan Roese 		{
324a47a12beSStefan Roese 			u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
325a47a12beSStefan Roese 			if (reg)
326a47a12beSStefan Roese 				fdt_setprop_cell(blob, off, "cache-stash-id",
327a47a12beSStefan Roese 					 (*reg * 2) + 32 + 0);
328a47a12beSStefan Roese 		}
329a47a12beSStefan Roese #endif
330a47a12beSStefan Roese 
331a47a12beSStefan Roese 		/* i-side config */
332a47a12beSStefan Roese 		isize = (l1cfg1 & 0x7ff) * 1024;
333a47a12beSStefan Roese 		inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
334a47a12beSStefan Roese 		iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
335a47a12beSStefan Roese 		inum_sets = isize / (iline_size * inum_ways);
336a47a12beSStefan Roese 
337a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
338a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "i-cache-size", isize);
339a47a12beSStefan Roese 		fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
340a47a12beSStefan Roese 
341a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off,
342a47a12beSStefan Roese 				"device_type", "cpu", 4);
343a47a12beSStefan Roese 	}
344a47a12beSStefan Roese 
345a47a12beSStefan Roese 	ft_fixup_l2cache(blob);
346a47a12beSStefan Roese }
347a47a12beSStefan Roese 
348a47a12beSStefan Roese 
349a47a12beSStefan Roese void fdt_add_enet_stashing(void *fdt)
350a47a12beSStefan Roese {
351a47a12beSStefan Roese 	do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
352a47a12beSStefan Roese 
353a47a12beSStefan Roese 	do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
354a47a12beSStefan Roese 
355a47a12beSStefan Roese 	do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
356eea9a123SPankaj Chauhan 	do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1);
357eea9a123SPankaj Chauhan 	do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1);
358eea9a123SPankaj Chauhan 	do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1);
359a47a12beSStefan Roese }
360a47a12beSStefan Roese 
361a47a12beSStefan Roese #if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
362e2d0f255SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN
3631b942f74SKumar Gala static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
3641b942f74SKumar Gala 			  unsigned long freq)
365a47a12beSStefan Roese {
3661b942f74SKumar Gala 	phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
3671b942f74SKumar Gala 	int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
368a47a12beSStefan Roese 
369a47a12beSStefan Roese 	if (off >= 0) {
370a47a12beSStefan Roese 		off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
371a47a12beSStefan Roese 		if (off > 0)
372a47a12beSStefan Roese 			printf("WARNING enable to set clock-frequency "
3731b942f74SKumar Gala 				"for %s: %s\n", compat, fdt_strerror(off));
374a47a12beSStefan Roese 	}
375a47a12beSStefan Roese }
376e2d0f255SKumar Gala #endif
377a47a12beSStefan Roese 
378a47a12beSStefan Roese static void ft_fixup_dpaa_clks(void *blob)
379a47a12beSStefan Roese {
380a47a12beSStefan Roese 	sys_info_t sysinfo;
381a47a12beSStefan Roese 
382a47a12beSStefan Roese 	get_sys_info(&sysinfo);
383e2d0f255SKumar Gala #ifdef CONFIG_SYS_DPAA_FMAN
3841b942f74SKumar Gala 	ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
3851b942f74SKumar Gala 			sysinfo.freqFMan[0]);
386a47a12beSStefan Roese 
387a47a12beSStefan Roese #if (CONFIG_SYS_NUM_FMAN == 2)
3881b942f74SKumar Gala 	ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
3891b942f74SKumar Gala 			sysinfo.freqFMan[1]);
390a47a12beSStefan Roese #endif
391e2d0f255SKumar Gala #endif
392a47a12beSStefan Roese 
393a47a12beSStefan Roese #ifdef CONFIG_SYS_DPAA_PME
3941b942f74SKumar Gala 	do_fixup_by_compat_u32(blob, "fsl,pme",
3951b942f74SKumar Gala 		"clock-frequency", sysinfo.freqPME, 1);
396a47a12beSStefan Roese #endif
397a47a12beSStefan Roese }
398a47a12beSStefan Roese #else
399a47a12beSStefan Roese #define ft_fixup_dpaa_clks(x)
400a47a12beSStefan Roese #endif
401a47a12beSStefan Roese 
402a47a12beSStefan Roese #ifdef CONFIG_QE
403a47a12beSStefan Roese static void ft_fixup_qe_snum(void *blob)
404a47a12beSStefan Roese {
405a47a12beSStefan Roese 	unsigned int svr;
406a47a12beSStefan Roese 
407a47a12beSStefan Roese 	svr = mfspr(SPRN_SVR);
40848f6a5c3SYork Sun 	if (SVR_SOC_VER(svr) == SVR_8569) {
409a47a12beSStefan Roese 		if(IS_SVR_REV(svr, 1, 0))
410a47a12beSStefan Roese 			do_fixup_by_compat_u32(blob, "fsl,qe",
411a47a12beSStefan Roese 				"fsl,qe-num-snums", 46, 1);
412a47a12beSStefan Roese 		else
413a47a12beSStefan Roese 			do_fixup_by_compat_u32(blob, "fsl,qe",
414a47a12beSStefan Roese 				"fsl,qe-num-snums", 76, 1);
415a47a12beSStefan Roese 	}
416a47a12beSStefan Roese }
417a47a12beSStefan Roese #endif
418a47a12beSStefan Roese 
419ffadc441STimur Tabi /**
420ffadc441STimur Tabi  * fdt_fixup_fman_firmware -- insert the Fman firmware into the device tree
421ffadc441STimur Tabi  *
422ffadc441STimur Tabi  * The binding for an Fman firmware node is documented in
423ffadc441STimur Tabi  * Documentation/powerpc/dts-bindings/fsl/dpaa/fman.txt.  This node contains
424ffadc441STimur Tabi  * the actual Fman firmware binary data.  The operating system is expected to
425ffadc441STimur Tabi  * be able to parse the binary data to determine any attributes it needs.
426ffadc441STimur Tabi  */
427ffadc441STimur Tabi #ifdef CONFIG_SYS_DPAA_FMAN
428ffadc441STimur Tabi void fdt_fixup_fman_firmware(void *blob)
429ffadc441STimur Tabi {
430ffadc441STimur Tabi 	int rc, fmnode, fwnode = -1;
431ffadc441STimur Tabi 	uint32_t phandle;
432ffadc441STimur Tabi 	struct qe_firmware *fmanfw;
433ffadc441STimur Tabi 	const struct qe_header *hdr;
434ffadc441STimur Tabi 	unsigned int length;
435ffadc441STimur Tabi 	uint32_t crc;
436ffadc441STimur Tabi 	const char *p;
437ffadc441STimur Tabi 
438ffadc441STimur Tabi 	/* The first Fman we find will contain the actual firmware. */
439ffadc441STimur Tabi 	fmnode = fdt_node_offset_by_compatible(blob, -1, "fsl,fman");
440ffadc441STimur Tabi 	if (fmnode < 0)
441ffadc441STimur Tabi 		/* Exit silently if there are no Fman devices */
442ffadc441STimur Tabi 		return;
443ffadc441STimur Tabi 
444ffadc441STimur Tabi 	/* If we already have a firmware node, then also exit silently. */
445ffadc441STimur Tabi 	if (fdt_node_offset_by_compatible(blob, -1, "fsl,fman-firmware") > 0)
446ffadc441STimur Tabi 		return;
447ffadc441STimur Tabi 
448ffadc441STimur Tabi 	/* If the environment variable is not set, then exit silently */
449ffadc441STimur Tabi 	p = getenv("fman_ucode");
450ffadc441STimur Tabi 	if (!p)
451ffadc441STimur Tabi 		return;
452ffadc441STimur Tabi 
453ffadc441STimur Tabi 	fmanfw = (struct qe_firmware *) simple_strtoul(p, NULL, 0);
454ffadc441STimur Tabi 	if (!fmanfw)
455ffadc441STimur Tabi 		return;
456ffadc441STimur Tabi 
457ffadc441STimur Tabi 	hdr = &fmanfw->header;
458ffadc441STimur Tabi 	length = be32_to_cpu(hdr->length);
459ffadc441STimur Tabi 
460ffadc441STimur Tabi 	/* Verify the firmware. */
461ffadc441STimur Tabi 	if ((hdr->magic[0] != 'Q') || (hdr->magic[1] != 'E') ||
462ffadc441STimur Tabi 		(hdr->magic[2] != 'F')) {
463ffadc441STimur Tabi 		printf("Data at %p is not an Fman firmware\n", fmanfw);
464ffadc441STimur Tabi 		return;
465ffadc441STimur Tabi 	}
466ffadc441STimur Tabi 
467f2717b47STimur Tabi 	if (length > CONFIG_SYS_QE_FMAN_FW_LENGTH) {
468ffadc441STimur Tabi 		printf("Fman firmware at %p is too large (size=%u)\n",
469ffadc441STimur Tabi 		       fmanfw, length);
470ffadc441STimur Tabi 		return;
471ffadc441STimur Tabi 	}
472ffadc441STimur Tabi 
473ffadc441STimur Tabi 	length -= sizeof(u32);	/* Subtract the size of the CRC */
474ffadc441STimur Tabi 	crc = be32_to_cpu(*(u32 *)((void *)fmanfw + length));
475ffadc441STimur Tabi 	if (crc != crc32_no_comp(0, (void *)fmanfw, length)) {
476ffadc441STimur Tabi 		printf("Fman firmware at %p has invalid CRC\n", fmanfw);
477ffadc441STimur Tabi 		return;
478ffadc441STimur Tabi 	}
479ffadc441STimur Tabi 
480ffadc441STimur Tabi 	/* Increase the size of the fdt to make room for the node. */
481ffadc441STimur Tabi 	rc = fdt_increase_size(blob, fmanfw->header.length);
482ffadc441STimur Tabi 	if (rc < 0) {
483ffadc441STimur Tabi 		printf("Unable to make room for Fman firmware: %s\n",
484ffadc441STimur Tabi 			fdt_strerror(rc));
485ffadc441STimur Tabi 		return;
486ffadc441STimur Tabi 	}
487ffadc441STimur Tabi 
488ffadc441STimur Tabi 	/* Create the firmware node. */
489ffadc441STimur Tabi 	fwnode = fdt_add_subnode(blob, fmnode, "fman-firmware");
490ffadc441STimur Tabi 	if (fwnode < 0) {
491ffadc441STimur Tabi 		char s[64];
492ffadc441STimur Tabi 		fdt_get_path(blob, fmnode, s, sizeof(s));
493ffadc441STimur Tabi 		printf("Could not add firmware node to %s: %s\n", s,
494ffadc441STimur Tabi 		       fdt_strerror(fwnode));
495ffadc441STimur Tabi 		return;
496ffadc441STimur Tabi 	}
497ffadc441STimur Tabi 	rc = fdt_setprop_string(blob, fwnode, "compatible", "fsl,fman-firmware");
498ffadc441STimur Tabi 	if (rc < 0) {
499ffadc441STimur Tabi 		char s[64];
500ffadc441STimur Tabi 		fdt_get_path(blob, fwnode, s, sizeof(s));
501ffadc441STimur Tabi 		printf("Could not add compatible property to node %s: %s\n", s,
502ffadc441STimur Tabi 		       fdt_strerror(rc));
503ffadc441STimur Tabi 		return;
504ffadc441STimur Tabi 	}
505a2c1229cSTimur Tabi 	phandle = fdt_create_phandle(blob, fwnode);
506a2c1229cSTimur Tabi 	if (!phandle) {
507ffadc441STimur Tabi 		char s[64];
508ffadc441STimur Tabi 		fdt_get_path(blob, fwnode, s, sizeof(s));
509ffadc441STimur Tabi 		printf("Could not add phandle property to node %s: %s\n", s,
510ffadc441STimur Tabi 		       fdt_strerror(rc));
511ffadc441STimur Tabi 		return;
512ffadc441STimur Tabi 	}
513ffadc441STimur Tabi 	rc = fdt_setprop(blob, fwnode, "fsl,firmware", fmanfw, fmanfw->header.length);
514ffadc441STimur Tabi 	if (rc < 0) {
515ffadc441STimur Tabi 		char s[64];
516ffadc441STimur Tabi 		fdt_get_path(blob, fwnode, s, sizeof(s));
517ffadc441STimur Tabi 		printf("Could not add firmware property to node %s: %s\n", s,
518ffadc441STimur Tabi 		       fdt_strerror(rc));
519ffadc441STimur Tabi 		return;
520ffadc441STimur Tabi 	}
521ffadc441STimur Tabi 
522ffadc441STimur Tabi 	/* Find all other Fman nodes and point them to the firmware node. */
523ffadc441STimur Tabi 	while ((fmnode = fdt_node_offset_by_compatible(blob, fmnode, "fsl,fman")) > 0) {
524ffadc441STimur Tabi 		rc = fdt_setprop_cell(blob, fmnode, "fsl,firmware-phandle", phandle);
525ffadc441STimur Tabi 		if (rc < 0) {
526ffadc441STimur Tabi 			char s[64];
527ffadc441STimur Tabi 			fdt_get_path(blob, fmnode, s, sizeof(s));
528ffadc441STimur Tabi 			printf("Could not add pointer property to node %s: %s\n",
529ffadc441STimur Tabi 			       s, fdt_strerror(rc));
530ffadc441STimur Tabi 			return;
531ffadc441STimur Tabi 		}
532ffadc441STimur Tabi 	}
533ffadc441STimur Tabi }
534ffadc441STimur Tabi #else
535ffadc441STimur Tabi #define fdt_fixup_fman_firmware(x)
536ffadc441STimur Tabi #endif
537ffadc441STimur Tabi 
538055ce080STimur Tabi #if defined(CONFIG_PPC_P4080)
539f81f19faSShengzhou Liu static void fdt_fixup_usb(void *fdt)
540f81f19faSShengzhou Liu {
541f81f19faSShengzhou Liu 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
542f81f19faSShengzhou Liu 	u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
543f81f19faSShengzhou Liu 	int off;
544f81f19faSShengzhou Liu 
545f81f19faSShengzhou Liu 	off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-mph");
546f81f19faSShengzhou Liu 	if ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) !=
547f81f19faSShengzhou Liu 				FSL_CORENET_RCWSR11_EC1_FM1_USB1)
548f81f19faSShengzhou Liu 		fdt_status_disabled(fdt, off);
549f81f19faSShengzhou Liu 
550f81f19faSShengzhou Liu 	off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-dr");
551f81f19faSShengzhou Liu 	if ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) !=
552f81f19faSShengzhou Liu 				FSL_CORENET_RCWSR11_EC2_USB2)
553f81f19faSShengzhou Liu 		fdt_status_disabled(fdt, off);
554f81f19faSShengzhou Liu }
555f81f19faSShengzhou Liu #else
556f81f19faSShengzhou Liu #define fdt_fixup_usb(x)
557f81f19faSShengzhou Liu #endif
558f81f19faSShengzhou Liu 
559a47a12beSStefan Roese void ft_cpu_setup(void *blob, bd_t *bd)
560a47a12beSStefan Roese {
561a47a12beSStefan Roese 	int off;
562a47a12beSStefan Roese 	int val;
563a47a12beSStefan Roese 	sys_info_t sysinfo;
564a47a12beSStefan Roese 
565a47a12beSStefan Roese 	/* delete crypto node if not on an E-processor */
566a47a12beSStefan Roese 	if (!IS_E_PROCESSOR(get_svr()))
567a47a12beSStefan Roese 		fdt_fixup_crypto_node(blob, 0);
568a47a12beSStefan Roese 
569a47a12beSStefan Roese 	fdt_fixup_ethernet(blob);
570a47a12beSStefan Roese 
571a47a12beSStefan Roese 	fdt_add_enet_stashing(blob);
572a47a12beSStefan Roese 
573a47a12beSStefan Roese 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
574a47a12beSStefan Roese 		"timebase-frequency", get_tbclk(), 1);
575a47a12beSStefan Roese 	do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
576a47a12beSStefan Roese 		"bus-frequency", bd->bi_busfreq, 1);
577a47a12beSStefan Roese 	get_sys_info(&sysinfo);
578a47a12beSStefan Roese 	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
579a47a12beSStefan Roese 	while (off != -FDT_ERR_NOTFOUND) {
580a47a12beSStefan Roese 		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
581a47a12beSStefan Roese 		val = cpu_to_fdt32(sysinfo.freqProcessor[*reg]);
582a47a12beSStefan Roese 		fdt_setprop(blob, off, "clock-frequency", &val, 4);
583a47a12beSStefan Roese 		off = fdt_node_offset_by_prop_value(blob, off, "device_type",
584a47a12beSStefan Roese 							"cpu", 4);
585a47a12beSStefan Roese 	}
586a47a12beSStefan Roese 	do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
587a47a12beSStefan Roese 		"bus-frequency", bd->bi_busfreq, 1);
588a47a12beSStefan Roese 
589a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,pq3-localbus",
590a47a12beSStefan Roese 		"bus-frequency", gd->lbc_clk, 1);
591a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,elbc",
592a47a12beSStefan Roese 		"bus-frequency", gd->lbc_clk, 1);
593a47a12beSStefan Roese #ifdef CONFIG_QE
594a47a12beSStefan Roese 	ft_qe_setup(blob);
595a47a12beSStefan Roese 	ft_fixup_qe_snum(blob);
596a47a12beSStefan Roese #endif
597a47a12beSStefan Roese 
598ffadc441STimur Tabi 	fdt_fixup_fman_firmware(blob);
599ffadc441STimur Tabi 
600a47a12beSStefan Roese #ifdef CONFIG_SYS_NS16550
601a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "ns16550",
602a47a12beSStefan Roese 		"clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
603a47a12beSStefan Roese #endif
604a47a12beSStefan Roese 
605a47a12beSStefan Roese #ifdef CONFIG_CPM2
606a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
607a47a12beSStefan Roese 		"current-speed", bd->bi_baudrate, 1);
608a47a12beSStefan Roese 
609a47a12beSStefan Roese 	do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
610a47a12beSStefan Roese 		"clock-frequency", bd->bi_brgfreq, 1);
611a47a12beSStefan Roese #endif
612a47a12beSStefan Roese 
61385f8cda3SKumar Gala #ifdef CONFIG_FSL_CORENET
61485f8cda3SKumar Gala 	do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
61585f8cda3SKumar Gala 		"clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
61685f8cda3SKumar Gala #endif
61785f8cda3SKumar Gala 
618a47a12beSStefan Roese 	fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
619a47a12beSStefan Roese 
620a47a12beSStefan Roese #ifdef CONFIG_MP
621a47a12beSStefan Roese 	ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize);
622a47a12beSStefan Roese 	ft_fixup_num_cores(blob);
6238f3a7fa4SKumar Gala #endif
624a47a12beSStefan Roese 
625a47a12beSStefan Roese 	ft_fixup_cache(blob);
626a47a12beSStefan Roese 
627a47a12beSStefan Roese #if defined(CONFIG_FSL_ESDHC)
628a47a12beSStefan Roese 	fdt_fixup_esdhc(blob, bd);
629a47a12beSStefan Roese #endif
630a47a12beSStefan Roese 
631a47a12beSStefan Roese 	ft_fixup_dpaa_clks(blob);
632db977abfSKumar Gala 
633db977abfSKumar Gala #if defined(CONFIG_SYS_BMAN_MEM_PHYS)
634db977abfSKumar Gala 	fdt_portal(blob, "fsl,bman-portal", "bman-portals",
635db977abfSKumar Gala 			(u64)CONFIG_SYS_BMAN_MEM_PHYS,
636db977abfSKumar Gala 			CONFIG_SYS_BMAN_MEM_SIZE);
6372a0ffb84SHaiying Wang 	fdt_fixup_bportals(blob);
638db977abfSKumar Gala #endif
639db977abfSKumar Gala 
640db977abfSKumar Gala #if defined(CONFIG_SYS_QMAN_MEM_PHYS)
641db977abfSKumar Gala 	fdt_portal(blob, "fsl,qman-portal", "qman-portals",
642db977abfSKumar Gala 			(u64)CONFIG_SYS_QMAN_MEM_PHYS,
643db977abfSKumar Gala 			CONFIG_SYS_QMAN_MEM_SIZE);
644db977abfSKumar Gala 
645db977abfSKumar Gala 	fdt_fixup_qportals(blob);
646db977abfSKumar Gala #endif
647a09b9b68SKumar Gala 
648a09b9b68SKumar Gala #ifdef CONFIG_SYS_SRIO
649a09b9b68SKumar Gala 	ft_srio_setup(blob);
650a09b9b68SKumar Gala #endif
651f5feb5afSbhaskar upadhaya 
652f5feb5afSbhaskar upadhaya 	/*
653f5feb5afSbhaskar upadhaya 	 * system-clock = CCB clock/2
654f5feb5afSbhaskar upadhaya 	 * Here gd->bus_clk = CCB clock
655f5feb5afSbhaskar upadhaya 	 * We are using the system clock as 1588 Timer reference
656f5feb5afSbhaskar upadhaya 	 * clock source select
657f5feb5afSbhaskar upadhaya 	 */
658f5feb5afSbhaskar upadhaya 	do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer",
659f5feb5afSbhaskar upadhaya 			"timer-frequency", gd->bus_clk/2, 1);
66065bb8b06SBhaskar Upadhaya 
66133c87536SJia Hongtao 	/*
66233c87536SJia Hongtao 	 * clock-freq should change to clock-frequency and
66333c87536SJia Hongtao 	 * flexcan-v1.0 should change to p1010-flexcan respectively
66433c87536SJia Hongtao 	 * in the future.
66533c87536SJia Hongtao 	 */
66665bb8b06SBhaskar Upadhaya 	do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
66733c87536SJia Hongtao 			"clock_freq", gd->bus_clk/2, 1);
66833c87536SJia Hongtao 
66933c87536SJia Hongtao 	do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
67033c87536SJia Hongtao 			"clock-frequency", gd->bus_clk/2, 1);
67133c87536SJia Hongtao 
67233c87536SJia Hongtao 	do_fixup_by_compat_u32(blob, "fsl,p1010-flexcan",
67333c87536SJia Hongtao 			"clock-frequency", gd->bus_clk/2, 1);
674f81f19faSShengzhou Liu 
675f81f19faSShengzhou Liu 	fdt_fixup_usb(blob);
676a47a12beSStefan Roese }
67790f89f09STimur Tabi 
67890f89f09STimur Tabi /*
67990f89f09STimur Tabi  * For some CCSR devices, we only have the virtual address, not the physical
68090f89f09STimur Tabi  * address.  This is because we map CCSR as a whole, so we typically don't need
68190f89f09STimur Tabi  * a macro for the physical address of any device within CCSR.  In this case,
68290f89f09STimur Tabi  * we calculate the physical address of that device using it's the difference
68390f89f09STimur Tabi  * between the virtual address of the device and the virtual address of the
68490f89f09STimur Tabi  * beginning of CCSR.
68590f89f09STimur Tabi  */
68690f89f09STimur Tabi #define CCSR_VIRT_TO_PHYS(x) \
68790f89f09STimur Tabi 	(CONFIG_SYS_CCSRBAR_PHYS + ((x) - CONFIG_SYS_CCSRBAR))
68890f89f09STimur Tabi 
689cc15df57STimur Tabi static void msg(const char *name, uint64_t uaddr, uint64_t daddr)
690cc15df57STimur Tabi {
691cc15df57STimur Tabi 	printf("Warning: U-Boot configured %s at address %llx,\n"
692cc15df57STimur Tabi 	       "but the device tree has it at %llx\n", name, uaddr, daddr);
693cc15df57STimur Tabi }
694cc15df57STimur Tabi 
69590f89f09STimur Tabi /*
69690f89f09STimur Tabi  * Verify the device tree
69790f89f09STimur Tabi  *
69890f89f09STimur Tabi  * This function compares several CONFIG_xxx macros that contain physical
69990f89f09STimur Tabi  * addresses with the corresponding nodes in the device tree, to see if
70090f89f09STimur Tabi  * the physical addresses are all correct.  For example, if
70190f89f09STimur Tabi  * CONFIG_SYS_NS16550_COM1 is defined, then it contains the virtual address
70290f89f09STimur Tabi  * of the first UART.  We convert this to a physical address and compare
70390f89f09STimur Tabi  * that with the physical address of the first ns16550-compatible node
70490f89f09STimur Tabi  * in the device tree.  If they don't match, then we display a warning.
70590f89f09STimur Tabi  *
70690f89f09STimur Tabi  * Returns 1 on success, 0 on failure
70790f89f09STimur Tabi  */
70890f89f09STimur Tabi int ft_verify_fdt(void *fdt)
70990f89f09STimur Tabi {
710cc15df57STimur Tabi 	uint64_t addr = 0;
71190f89f09STimur Tabi 	int aliases;
71290f89f09STimur Tabi 	int off;
71390f89f09STimur Tabi 
71490f89f09STimur Tabi 	/* First check the CCSR base address */
71590f89f09STimur Tabi 	off = fdt_node_offset_by_prop_value(fdt, -1, "device_type", "soc", 4);
71690f89f09STimur Tabi 	if (off > 0)
717cc15df57STimur Tabi 		addr = fdt_get_base_address(fdt, off);
71890f89f09STimur Tabi 
719cc15df57STimur Tabi 	if (!addr) {
72090f89f09STimur Tabi 		printf("Warning: could not determine base CCSR address in "
72190f89f09STimur Tabi 		       "device tree\n");
72290f89f09STimur Tabi 		/* No point in checking anything else */
72390f89f09STimur Tabi 		return 0;
72490f89f09STimur Tabi 	}
72590f89f09STimur Tabi 
726cc15df57STimur Tabi 	if (addr != CONFIG_SYS_CCSRBAR_PHYS) {
727cc15df57STimur Tabi 		msg("CCSR", CONFIG_SYS_CCSRBAR_PHYS, addr);
72890f89f09STimur Tabi 		/* No point in checking anything else */
72990f89f09STimur Tabi 		return 0;
73090f89f09STimur Tabi 	}
73190f89f09STimur Tabi 
73290f89f09STimur Tabi 	/*
733cc15df57STimur Tabi 	 * Check some nodes via aliases.  We assume that U-Boot and the device
734cc15df57STimur Tabi 	 * tree enumerate the devices equally.  E.g. the first serial port in
735cc15df57STimur Tabi 	 * U-Boot is the same as "serial0" in the device tree.
73690f89f09STimur Tabi 	 */
73790f89f09STimur Tabi 	aliases = fdt_path_offset(fdt, "/aliases");
73890f89f09STimur Tabi 	if (aliases > 0) {
73990f89f09STimur Tabi #ifdef CONFIG_SYS_NS16550_COM1
74090f89f09STimur Tabi 		if (!fdt_verify_alias_address(fdt, aliases, "serial0",
74190f89f09STimur Tabi 			CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM1)))
74290f89f09STimur Tabi 			return 0;
74390f89f09STimur Tabi #endif
74490f89f09STimur Tabi 
74590f89f09STimur Tabi #ifdef CONFIG_SYS_NS16550_COM2
74690f89f09STimur Tabi 		if (!fdt_verify_alias_address(fdt, aliases, "serial1",
74790f89f09STimur Tabi 			CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM2)))
74890f89f09STimur Tabi 			return 0;
74990f89f09STimur Tabi #endif
75090f89f09STimur Tabi 	}
75190f89f09STimur Tabi 
752cc15df57STimur Tabi 	/*
753cc15df57STimur Tabi 	 * The localbus node is typically a root node, even though the lbc
754cc15df57STimur Tabi 	 * controller is part of CCSR.  If we were to put the lbc node under
755cc15df57STimur Tabi 	 * the SOC node, then the 'ranges' property in the lbc node would
756cc15df57STimur Tabi 	 * translate through the 'ranges' property of the parent SOC node, and
757cc15df57STimur Tabi 	 * we don't want that.  Since it's a separate node, it's possible for
758cc15df57STimur Tabi 	 * the 'reg' property to be wrong, so check it here.  For now, we
759cc15df57STimur Tabi 	 * only check for "fsl,elbc" nodes.
760cc15df57STimur Tabi 	 */
761cc15df57STimur Tabi #ifdef CONFIG_SYS_LBC_ADDR
762cc15df57STimur Tabi 	off = fdt_node_offset_by_compatible(fdt, -1, "fsl,elbc");
763cc15df57STimur Tabi 	if (off > 0) {
764cc15df57STimur Tabi 		const u32 *reg = fdt_getprop(fdt, off, "reg", NULL);
765cc15df57STimur Tabi 		if (reg) {
766cc15df57STimur Tabi 			uint64_t uaddr = CCSR_VIRT_TO_PHYS(CONFIG_SYS_LBC_ADDR);
767cc15df57STimur Tabi 
768cc15df57STimur Tabi 			addr = fdt_translate_address(fdt, off, reg);
769cc15df57STimur Tabi 			if (uaddr != addr) {
770cc15df57STimur Tabi 				msg("the localbus", uaddr, addr);
771cc15df57STimur Tabi 				return 0;
772cc15df57STimur Tabi 			}
773cc15df57STimur Tabi 		}
774cc15df57STimur Tabi 	}
775cc15df57STimur Tabi #endif
776cc15df57STimur Tabi 
77790f89f09STimur Tabi 	return 1;
77890f89f09STimur Tabi }
779