1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+ 2a47a12beSStefan Roese /* 3a47a12beSStefan Roese * Freescale SerDes initialization routine 4a47a12beSStefan Roese * 5a6cdaa0cSTimur Tabi * Copyright 2007,2011 Freescale Semiconductor, Inc. 6a47a12beSStefan Roese * Copyright (C) 2008 MontaVista Software, Inc. 7a47a12beSStefan Roese * 8a47a12beSStefan Roese * Author: Li Yang <leoli@freescale.com> 9a47a12beSStefan Roese */ 10a47a12beSStefan Roese 11a47a12beSStefan Roese #include <config.h> 12a47a12beSStefan Roese #include <common.h> 13a47a12beSStefan Roese #include <asm/io.h> 147e1afb62SKumar Gala #include <asm/fsl_mpc83xx_serdes.h> 15a47a12beSStefan Roese 16a47a12beSStefan Roese /* SerDes registers */ 17a47a12beSStefan Roese #define FSL_SRDSCR0_OFFS 0x0 18a47a12beSStefan Roese #define FSL_SRDSCR0_DPP_1V2 0x00008800 19509adc8bSJerry Huang #define FSL_SRDSCR0_TXEQA_MASK 0x00007000 20509adc8bSJerry Huang #define FSL_SRDSCR0_TXEQA_SATA 0x00001000 21509adc8bSJerry Huang #define FSL_SRDSCR0_TXEQE_MASK 0x00000700 22509adc8bSJerry Huang #define FSL_SRDSCR0_TXEQE_SATA 0x00000100 23a47a12beSStefan Roese #define FSL_SRDSCR1_OFFS 0x4 24a47a12beSStefan Roese #define FSL_SRDSCR1_PLLBW 0x00000040 25a47a12beSStefan Roese #define FSL_SRDSCR2_OFFS 0x8 26a47a12beSStefan Roese #define FSL_SRDSCR2_VDD_1V2 0x00800000 27a47a12beSStefan Roese #define FSL_SRDSCR2_SEIC_MASK 0x00001c1c 28a47a12beSStefan Roese #define FSL_SRDSCR2_SEIC_SATA 0x00001414 29a47a12beSStefan Roese #define FSL_SRDSCR2_SEIC_PEX 0x00001010 30a47a12beSStefan Roese #define FSL_SRDSCR2_SEIC_SGMII 0x00000101 31a47a12beSStefan Roese #define FSL_SRDSCR3_OFFS 0xc 32a47a12beSStefan Roese #define FSL_SRDSCR3_KFR_SATA 0x10100000 33a47a12beSStefan Roese #define FSL_SRDSCR3_KPH_SATA 0x04040000 34a47a12beSStefan Roese #define FSL_SRDSCR3_SDFM_SATA_PEX 0x01010000 35a47a12beSStefan Roese #define FSL_SRDSCR3_SDTXL_SATA 0x00000505 36a47a12beSStefan Roese #define FSL_SRDSCR4_OFFS 0x10 37a47a12beSStefan Roese #define FSL_SRDSCR4_PROT_SATA 0x00000808 38a47a12beSStefan Roese #define FSL_SRDSCR4_PROT_PEX 0x00000101 39a47a12beSStefan Roese #define FSL_SRDSCR4_PROT_SGMII 0x00000505 40a47a12beSStefan Roese #define FSL_SRDSCR4_PLANE_X2 0x01000000 41a47a12beSStefan Roese #define FSL_SRDSRSTCTL_OFFS 0x20 42a47a12beSStefan Roese #define FSL_SRDSRSTCTL_RST 0x80000000 43a47a12beSStefan Roese #define FSL_SRDSRSTCTL_SATA_RESET 0xf 44a47a12beSStefan Roese 45a47a12beSStefan Roese void fsl_setup_serdes(u32 offset, char proto, u32 rfcks, char vdd) 46a47a12beSStefan Roese { 47a47a12beSStefan Roese void *regs = (void *)CONFIG_SYS_IMMR + offset; 48a47a12beSStefan Roese u32 tmp; 49a47a12beSStefan Roese 50a47a12beSStefan Roese /* 1.0V corevdd */ 51a47a12beSStefan Roese if (vdd) { 52a47a12beSStefan Roese /* DPPE/DPPA = 0 */ 53a47a12beSStefan Roese tmp = in_be32(regs + FSL_SRDSCR0_OFFS); 54a47a12beSStefan Roese tmp &= ~FSL_SRDSCR0_DPP_1V2; 55a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR0_OFFS, tmp); 56a47a12beSStefan Roese 57a47a12beSStefan Roese /* VDD = 0 */ 58a47a12beSStefan Roese tmp = in_be32(regs + FSL_SRDSCR2_OFFS); 59a47a12beSStefan Roese tmp &= ~FSL_SRDSCR2_VDD_1V2; 60a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR2_OFFS, tmp); 61a47a12beSStefan Roese } 62a47a12beSStefan Roese 63a47a12beSStefan Roese /* protocol specific configuration */ 64a47a12beSStefan Roese switch (proto) { 65a47a12beSStefan Roese case FSL_SERDES_PROTO_SATA: 66a47a12beSStefan Roese /* Set and clear reset bits */ 67a47a12beSStefan Roese tmp = in_be32(regs + FSL_SRDSRSTCTL_OFFS); 68a47a12beSStefan Roese tmp |= FSL_SRDSRSTCTL_SATA_RESET; 69a47a12beSStefan Roese out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp); 70a47a12beSStefan Roese udelay(1000); 71a47a12beSStefan Roese tmp &= ~FSL_SRDSRSTCTL_SATA_RESET; 72a47a12beSStefan Roese out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp); 73a47a12beSStefan Roese 74509adc8bSJerry Huang /* Configure SRDSCR0 */ 75509adc8bSJerry Huang clrsetbits_be32(regs + FSL_SRDSCR0_OFFS, 76509adc8bSJerry Huang FSL_SRDSCR0_TXEQA_MASK | FSL_SRDSCR0_TXEQE_MASK, 77509adc8bSJerry Huang FSL_SRDSCR0_TXEQA_SATA | FSL_SRDSCR0_TXEQE_SATA); 78509adc8bSJerry Huang 79a47a12beSStefan Roese /* Configure SRDSCR1 */ 80a47a12beSStefan Roese tmp = in_be32(regs + FSL_SRDSCR1_OFFS); 81a47a12beSStefan Roese tmp &= ~FSL_SRDSCR1_PLLBW; 82a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR1_OFFS, tmp); 83a47a12beSStefan Roese 84a47a12beSStefan Roese /* Configure SRDSCR2 */ 85a47a12beSStefan Roese tmp = in_be32(regs + FSL_SRDSCR2_OFFS); 86a47a12beSStefan Roese tmp &= ~FSL_SRDSCR2_SEIC_MASK; 87a47a12beSStefan Roese tmp |= FSL_SRDSCR2_SEIC_SATA; 88a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR2_OFFS, tmp); 89a47a12beSStefan Roese 90a47a12beSStefan Roese /* Configure SRDSCR3 */ 91a47a12beSStefan Roese tmp = FSL_SRDSCR3_KFR_SATA | FSL_SRDSCR3_KPH_SATA | 92a47a12beSStefan Roese FSL_SRDSCR3_SDFM_SATA_PEX | 93a47a12beSStefan Roese FSL_SRDSCR3_SDTXL_SATA; 94a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR3_OFFS, tmp); 95a47a12beSStefan Roese 96a47a12beSStefan Roese /* Configure SRDSCR4 */ 97a47a12beSStefan Roese tmp = rfcks | FSL_SRDSCR4_PROT_SATA; 98a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR4_OFFS, tmp); 99a47a12beSStefan Roese break; 100a47a12beSStefan Roese case FSL_SERDES_PROTO_PEX: 101a47a12beSStefan Roese case FSL_SERDES_PROTO_PEX_X2: 102a47a12beSStefan Roese /* Configure SRDSCR1 */ 103a47a12beSStefan Roese tmp = in_be32(regs + FSL_SRDSCR1_OFFS); 104a47a12beSStefan Roese tmp |= FSL_SRDSCR1_PLLBW; 105a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR1_OFFS, tmp); 106a47a12beSStefan Roese 107a47a12beSStefan Roese /* Configure SRDSCR2 */ 108a47a12beSStefan Roese tmp = in_be32(regs + FSL_SRDSCR2_OFFS); 109a47a12beSStefan Roese tmp &= ~FSL_SRDSCR2_SEIC_MASK; 110a47a12beSStefan Roese tmp |= FSL_SRDSCR2_SEIC_PEX; 111a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR2_OFFS, tmp); 112a47a12beSStefan Roese 113a47a12beSStefan Roese /* Configure SRDSCR3 */ 114a47a12beSStefan Roese tmp = FSL_SRDSCR3_SDFM_SATA_PEX; 115a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR3_OFFS, tmp); 116a47a12beSStefan Roese 117a47a12beSStefan Roese /* Configure SRDSCR4 */ 118a47a12beSStefan Roese tmp = rfcks | FSL_SRDSCR4_PROT_PEX; 119a47a12beSStefan Roese if (proto == FSL_SERDES_PROTO_PEX_X2) 120a47a12beSStefan Roese tmp |= FSL_SRDSCR4_PLANE_X2; 121a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR4_OFFS, tmp); 122a47a12beSStefan Roese break; 123a47a12beSStefan Roese case FSL_SERDES_PROTO_SGMII: 124a47a12beSStefan Roese /* Configure SRDSCR1 */ 125a47a12beSStefan Roese tmp = in_be32(regs + FSL_SRDSCR1_OFFS); 126a47a12beSStefan Roese tmp &= ~FSL_SRDSCR1_PLLBW; 127a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR1_OFFS, tmp); 128a47a12beSStefan Roese 129a47a12beSStefan Roese /* Configure SRDSCR2 */ 130a47a12beSStefan Roese tmp = in_be32(regs + FSL_SRDSCR2_OFFS); 131a47a12beSStefan Roese tmp &= ~FSL_SRDSCR2_SEIC_MASK; 132a47a12beSStefan Roese tmp |= FSL_SRDSCR2_SEIC_SGMII; 133a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR2_OFFS, tmp); 134a47a12beSStefan Roese 135a47a12beSStefan Roese /* Configure SRDSCR3 */ 136a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR3_OFFS, 0); 137a47a12beSStefan Roese 138a47a12beSStefan Roese /* Configure SRDSCR4 */ 139a47a12beSStefan Roese tmp = rfcks | FSL_SRDSCR4_PROT_SGMII; 140a47a12beSStefan Roese out_be32(regs + FSL_SRDSCR4_OFFS, tmp); 141a47a12beSStefan Roese break; 142a47a12beSStefan Roese default: 143a47a12beSStefan Roese return; 144a47a12beSStefan Roese } 145a47a12beSStefan Roese 146a47a12beSStefan Roese /* Do a software reset */ 147a47a12beSStefan Roese tmp = in_be32(regs + FSL_SRDSRSTCTL_OFFS); 148a47a12beSStefan Roese tmp |= FSL_SRDSRSTCTL_RST; 149a47a12beSStefan Roese out_be32(regs + FSL_SRDSRSTCTL_OFFS, tmp); 150a47a12beSStefan Roese } 151