xref: /openbmc/u-boot/arch/powerpc/cpu/mpc83xx/cpu.c (revision b08c8c4870831c9315dcae237772238e80035bd5)
1a47a12beSStefan Roese /*
2a47a12beSStefan Roese  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3a47a12beSStefan Roese  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5a47a12beSStefan Roese  */
6a47a12beSStefan Roese 
7a47a12beSStefan Roese /*
8a47a12beSStefan Roese  * CPU specific code for the MPC83xx family.
9a47a12beSStefan Roese  *
10a47a12beSStefan Roese  * Derived from the MPC8260 and MPC85xx.
11a47a12beSStefan Roese  */
12a47a12beSStefan Roese 
13a47a12beSStefan Roese #include <common.h>
14a47a12beSStefan Roese #include <watchdog.h>
15a47a12beSStefan Roese #include <command.h>
16a47a12beSStefan Roese #include <mpc83xx.h>
17a47a12beSStefan Roese #include <asm/processor.h>
18*b08c8c48SMasahiro Yamada #include <linux/libfdt.h>
19a47a12beSStefan Roese #include <tsec.h>
20a47a12beSStefan Roese #include <netdev.h>
21a47a12beSStefan Roese #include <fsl_esdhc.h>
2299509695SHeiko Schocher #if defined(CONFIG_BOOTCOUNT_LIMIT) && !defined(CONFIG_MPC831x)
2338d67a4eSZhao Qiang #include <linux/immap_qe.h>
24a47a12beSStefan Roese #include <asm/io.h>
25a47a12beSStefan Roese #endif
26a47a12beSStefan Roese 
27a47a12beSStefan Roese DECLARE_GLOBAL_DATA_PTR;
28a47a12beSStefan Roese 
29a47a12beSStefan Roese int checkcpu(void)
30a47a12beSStefan Roese {
31a47a12beSStefan Roese 	volatile immap_t *immr;
32a47a12beSStefan Roese 	ulong clock = gd->cpu_clk;
33a47a12beSStefan Roese 	u32 pvr = get_pvr();
34a47a12beSStefan Roese 	u32 spridr;
35a47a12beSStefan Roese 	char buf[32];
36d891ab95SSimon Glass 	int ret;
37a47a12beSStefan Roese 	int i;
38a47a12beSStefan Roese 
39a47a12beSStefan Roese 	const struct cpu_type {
40a47a12beSStefan Roese 		char name[15];
41a47a12beSStefan Roese 		u32 partid;
42a47a12beSStefan Roese 	} cpu_type_list [] = {
437c619ddcSIlya Yanok 		CPU_TYPE_ENTRY(8308),
44a88731a6SGerlando Falauto 		CPU_TYPE_ENTRY(8309),
45a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8311),
46a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8313),
47a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8314),
48a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8315),
49a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8321),
50a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8323),
51a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8343),
52a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8347_TBGA_),
53a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8347_PBGA_),
54a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8349),
55a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8358_TBGA_),
56a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8358_PBGA_),
57a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8360),
58a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8377),
59a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8378),
60a47a12beSStefan Roese 		CPU_TYPE_ENTRY(8379),
61a47a12beSStefan Roese 	};
62a47a12beSStefan Roese 
63a47a12beSStefan Roese 	immr = (immap_t *)CONFIG_SYS_IMMR;
64a47a12beSStefan Roese 
65d891ab95SSimon Glass 	ret = prt_83xx_rsr();
66d891ab95SSimon Glass 	if (ret)
67d891ab95SSimon Glass 		return ret;
68d891ab95SSimon Glass 
69a47a12beSStefan Roese 	puts("CPU:   ");
70a47a12beSStefan Roese 
71a47a12beSStefan Roese 	switch (pvr & 0xffff0000) {
72a47a12beSStefan Roese 		case PVR_E300C1:
73a47a12beSStefan Roese 			printf("e300c1, ");
74a47a12beSStefan Roese 			break;
75a47a12beSStefan Roese 
76a47a12beSStefan Roese 		case PVR_E300C2:
77a47a12beSStefan Roese 			printf("e300c2, ");
78a47a12beSStefan Roese 			break;
79a47a12beSStefan Roese 
80a47a12beSStefan Roese 		case PVR_E300C3:
81a47a12beSStefan Roese 			printf("e300c3, ");
82a47a12beSStefan Roese 			break;
83a47a12beSStefan Roese 
84a47a12beSStefan Roese 		case PVR_E300C4:
85a47a12beSStefan Roese 			printf("e300c4, ");
86a47a12beSStefan Roese 			break;
87a47a12beSStefan Roese 
88a47a12beSStefan Roese 		default:
89a47a12beSStefan Roese 			printf("Unknown core, ");
90a47a12beSStefan Roese 	}
91a47a12beSStefan Roese 
92a47a12beSStefan Roese 	spridr = immr->sysconf.spridr;
93a47a12beSStefan Roese 
94a47a12beSStefan Roese 	for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
95a47a12beSStefan Roese 		if (cpu_type_list[i].partid == PARTID_NO_E(spridr)) {
96a47a12beSStefan Roese 			puts("MPC");
97a47a12beSStefan Roese 			puts(cpu_type_list[i].name);
98a47a12beSStefan Roese 			if (IS_E_PROCESSOR(spridr))
99a47a12beSStefan Roese 				puts("E");
100dfe812c7SKim Phillips 			if ((SPR_FAMILY(spridr) == SPR_834X_FAMILY ||
101dfe812c7SKim Phillips 			     SPR_FAMILY(spridr) == SPR_836X_FAMILY) &&
102dfe812c7SKim Phillips 			    REVID_MAJOR(spridr) >= 2)
103a47a12beSStefan Roese 				puts("A");
104a47a12beSStefan Roese 			printf(", Rev: %d.%d", REVID_MAJOR(spridr),
105a47a12beSStefan Roese 			       REVID_MINOR(spridr));
106a47a12beSStefan Roese 			break;
107a47a12beSStefan Roese 		}
108a47a12beSStefan Roese 
109a47a12beSStefan Roese 	if (i == ARRAY_SIZE(cpu_type_list))
110a47a12beSStefan Roese 		printf("(SPRIDR %08x unknown), ", spridr);
111a47a12beSStefan Roese 
112a47a12beSStefan Roese 	printf(" at %s MHz, ", strmhz(buf, clock));
113a47a12beSStefan Roese 
114c6731fe2SSimon Glass 	printf("CSB: %s MHz\n", strmhz(buf, gd->arch.csb_clk));
115a47a12beSStefan Roese 
116a47a12beSStefan Roese 	return 0;
117a47a12beSStefan Roese }
118a47a12beSStefan Roese 
119a47a12beSStefan Roese int
12054841ab5SWolfgang Denk do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
121a47a12beSStefan Roese {
122a47a12beSStefan Roese 	ulong msr;
123a47a12beSStefan Roese #ifndef MPC83xx_RESET
124a47a12beSStefan Roese 	ulong addr;
125a47a12beSStefan Roese #endif
126a47a12beSStefan Roese 
127a47a12beSStefan Roese 	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
128a47a12beSStefan Roese 
129a47a12beSStefan Roese 	puts("Resetting the board.\n");
130a47a12beSStefan Roese 
131a47a12beSStefan Roese #ifdef MPC83xx_RESET
132a47a12beSStefan Roese 
133a47a12beSStefan Roese 	/* Interrupts and MMU off */
134a47a12beSStefan Roese 	__asm__ __volatile__ ("mfmsr    %0":"=r" (msr):);
135a47a12beSStefan Roese 
136a47a12beSStefan Roese 	msr &= ~( MSR_EE | MSR_IR | MSR_DR);
137a47a12beSStefan Roese 	__asm__ __volatile__ ("mtmsr    %0"::"r" (msr));
138a47a12beSStefan Roese 
139a47a12beSStefan Roese 	/* enable Reset Control Reg */
140a47a12beSStefan Roese 	immap->reset.rpr = 0x52535445;
141a47a12beSStefan Roese 	__asm__ __volatile__ ("sync");
142a47a12beSStefan Roese 	__asm__ __volatile__ ("isync");
143a47a12beSStefan Roese 
144a47a12beSStefan Roese 	/* confirm Reset Control Reg is enabled */
145a47a12beSStefan Roese 	while(!((immap->reset.rcer) & RCER_CRE));
146a47a12beSStefan Roese 
147a47a12beSStefan Roese 	udelay(200);
148a47a12beSStefan Roese 
149a47a12beSStefan Roese 	/* perform reset, only one bit */
150a47a12beSStefan Roese 	immap->reset.rcr = RCR_SWHR;
151a47a12beSStefan Roese 
152a47a12beSStefan Roese #else	/* ! MPC83xx_RESET */
153a47a12beSStefan Roese 
154a47a12beSStefan Roese 	immap->reset.rmr = RMR_CSRE;    /* Checkstop Reset enable */
155a47a12beSStefan Roese 
156a47a12beSStefan Roese 	/* Interrupts and MMU off */
157a47a12beSStefan Roese 	__asm__ __volatile__ ("mfmsr    %0":"=r" (msr):);
158a47a12beSStefan Roese 
159a47a12beSStefan Roese 	msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
160a47a12beSStefan Roese 	__asm__ __volatile__ ("mtmsr    %0"::"r" (msr));
161a47a12beSStefan Roese 
162a47a12beSStefan Roese 	/*
163a47a12beSStefan Roese 	 * Trying to execute the next instruction at a non-existing address
164a47a12beSStefan Roese 	 * should cause a machine check, resulting in reset
165a47a12beSStefan Roese 	 */
166a47a12beSStefan Roese 	addr = CONFIG_SYS_RESET_ADDRESS;
167a47a12beSStefan Roese 
168a47a12beSStefan Roese 	((void (*)(void)) addr) ();
169a47a12beSStefan Roese #endif	/* MPC83xx_RESET */
170a47a12beSStefan Roese 
171a47a12beSStefan Roese 	return 1;
172a47a12beSStefan Roese }
173a47a12beSStefan Roese 
174a47a12beSStefan Roese 
175a47a12beSStefan Roese /*
176a47a12beSStefan Roese  * Get timebase clock frequency (like cpu_clk in Hz)
177a47a12beSStefan Roese  */
178a47a12beSStefan Roese 
179a47a12beSStefan Roese unsigned long get_tbclk(void)
180a47a12beSStefan Roese {
18163a7578eSMasahiro Yamada 	return (gd->bus_clk + 3L) / 4L;
182a47a12beSStefan Roese }
183a47a12beSStefan Roese 
184a47a12beSStefan Roese 
185a47a12beSStefan Roese #if defined(CONFIG_WATCHDOG)
186a47a12beSStefan Roese void watchdog_reset (void)
187a47a12beSStefan Roese {
188a47a12beSStefan Roese 	int re_enable = disable_interrupts();
189a47a12beSStefan Roese 
190a47a12beSStefan Roese 	/* Reset the 83xx watchdog */
191a47a12beSStefan Roese 	volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
192a47a12beSStefan Roese 	immr->wdt.swsrr = 0x556c;
193a47a12beSStefan Roese 	immr->wdt.swsrr = 0xaa39;
194a47a12beSStefan Roese 
195a47a12beSStefan Roese 	if (re_enable)
196a47a12beSStefan Roese 		enable_interrupts ();
197a47a12beSStefan Roese }
198a47a12beSStefan Roese #endif
199a47a12beSStefan Roese 
200a47a12beSStefan Roese /*
201a47a12beSStefan Roese  * Initializes on-chip ethernet controllers.
202a47a12beSStefan Roese  * to override, implement board_eth_init()
203a47a12beSStefan Roese  */
204a47a12beSStefan Roese int cpu_eth_init(bd_t *bis)
205a47a12beSStefan Roese {
206a47a12beSStefan Roese #if defined(CONFIG_UEC_ETH)
207a47a12beSStefan Roese 	uec_standard_init(bis);
208a47a12beSStefan Roese #endif
209a47a12beSStefan Roese 
210a47a12beSStefan Roese #if defined(CONFIG_TSEC_ENET)
211a47a12beSStefan Roese 	tsec_standard_init(bis);
212a47a12beSStefan Roese #endif
213a47a12beSStefan Roese 	return 0;
214a47a12beSStefan Roese }
215a47a12beSStefan Roese 
216a47a12beSStefan Roese /*
217a47a12beSStefan Roese  * Initializes on-chip MMC controllers.
218a47a12beSStefan Roese  * to override, implement board_mmc_init()
219a47a12beSStefan Roese  */
220a47a12beSStefan Roese int cpu_mmc_init(bd_t *bis)
221a47a12beSStefan Roese {
222a47a12beSStefan Roese #ifdef CONFIG_FSL_ESDHC
223a47a12beSStefan Roese 	return fsl_esdhc_mmc_init(bis);
224a47a12beSStefan Roese #else
225a47a12beSStefan Roese 	return 0;
226a47a12beSStefan Roese #endif
227a47a12beSStefan Roese }
228