xref: /openbmc/u-boot/arch/mips/include/asm/cacheops.h (revision fd0135e3c54c391b6143f85440e30d576a9a83fe)
183d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0 */
2819833afSPeter Tyser /*
3819833afSPeter Tyser  * Cache operations for the cache instruction.
4819833afSPeter Tyser  *
5819833afSPeter Tyser  * (C) Copyright 1996, 97, 99, 2002, 03 Ralf Baechle
6819833afSPeter Tyser  * (C) Copyright 1999 Silicon Graphics, Inc.
7819833afSPeter Tyser  */
8819833afSPeter Tyser #ifndef	__ASM_CACHEOPS_H
9819833afSPeter Tyser #define	__ASM_CACHEOPS_H
10819833afSPeter Tyser 
112b8bcc5aSPaul Burton #ifndef __ASSEMBLY__
122b8bcc5aSPaul Burton 
mips_cache(int op,const volatile void * addr)132b8bcc5aSPaul Burton static inline void mips_cache(int op, const volatile void *addr)
142b8bcc5aSPaul Burton {
152b8bcc5aSPaul Burton #ifdef __GCC_HAVE_BUILTIN_MIPS_CACHE
162b8bcc5aSPaul Burton 	__builtin_mips_cache(op, addr);
172b8bcc5aSPaul Burton #else
18499b8475SMatthias Schiffer 	__asm__ __volatile__("cache %0, 0(%1)" : : "i"(op), "r"(addr));
192b8bcc5aSPaul Burton #endif
202b8bcc5aSPaul Burton }
212b8bcc5aSPaul Burton 
22*464b96bbSGregory CLEMENT #define MIPS32_WHICH_ICACHE                    0x0
23*464b96bbSGregory CLEMENT #define MIPS32_FETCH_AND_LOCK                  0x7
24*464b96bbSGregory CLEMENT 
25*464b96bbSGregory CLEMENT #define ICACHE_LOAD_LOCK (MIPS32_WHICH_ICACHE | (MIPS32_FETCH_AND_LOCK << 2))
26*464b96bbSGregory CLEMENT 
27*464b96bbSGregory CLEMENT /* Prefetch and lock instructions into cache */
icache_lock(void * func,size_t len)28*464b96bbSGregory CLEMENT static inline void icache_lock(void *func, size_t len)
29*464b96bbSGregory CLEMENT {
30*464b96bbSGregory CLEMENT 	int i, lines = ((len - 1) / ARCH_DMA_MINALIGN) + 1;
31*464b96bbSGregory CLEMENT 
32*464b96bbSGregory CLEMENT 	for (i = 0; i < lines; i++) {
33*464b96bbSGregory CLEMENT 		asm volatile (" cache %0, %1(%2)"
34*464b96bbSGregory CLEMENT 			      : /* No Output */
35*464b96bbSGregory CLEMENT 			      : "I" ICACHE_LOAD_LOCK,
36*464b96bbSGregory CLEMENT 				"n" (i * ARCH_DMA_MINALIGN),
37*464b96bbSGregory CLEMENT 				"r" (func)
38*464b96bbSGregory CLEMENT 			      : /* No Clobbers */);
39*464b96bbSGregory CLEMENT 	}
40*464b96bbSGregory CLEMENT }
412b8bcc5aSPaul Burton #endif /* !__ASSEMBLY__ */
422b8bcc5aSPaul Burton 
43819833afSPeter Tyser /*
44819833afSPeter Tyser  * Cache Operations available on all MIPS processors with R4000-style caches
45819833afSPeter Tyser  */
46cb0a6a1eSZhi-zhou Zhang #define INDEX_INVALIDATE_I      0x00
47cb0a6a1eSZhi-zhou Zhang #define INDEX_WRITEBACK_INV_D   0x01
48cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_TAG_I	0x04
49cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_TAG_D	0x05
50cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_TAG_I	0x08
51cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_TAG_D	0x09
52819833afSPeter Tyser #if defined(CONFIG_CPU_LOONGSON2)
53cb0a6a1eSZhi-zhou Zhang #define HIT_INVALIDATE_I	0x00
54819833afSPeter Tyser #else
55cb0a6a1eSZhi-zhou Zhang #define HIT_INVALIDATE_I	0x10
56819833afSPeter Tyser #endif
57cb0a6a1eSZhi-zhou Zhang #define HIT_INVALIDATE_D	0x11
58cb0a6a1eSZhi-zhou Zhang #define HIT_WRITEBACK_INV_D	0x15
59819833afSPeter Tyser 
60819833afSPeter Tyser /*
61819833afSPeter Tyser  * R4000-specific cacheops
62819833afSPeter Tyser  */
63cb0a6a1eSZhi-zhou Zhang #define CREATE_DIRTY_EXCL_D	0x0d
64cb0a6a1eSZhi-zhou Zhang #define FILL			0x14
65cb0a6a1eSZhi-zhou Zhang #define HIT_WRITEBACK_I		0x18
66cb0a6a1eSZhi-zhou Zhang #define HIT_WRITEBACK_D		0x19
67819833afSPeter Tyser 
68819833afSPeter Tyser /*
69819833afSPeter Tyser  * R4000SC and R4400SC-specific cacheops
70819833afSPeter Tyser  */
71cb0a6a1eSZhi-zhou Zhang #define INDEX_INVALIDATE_SI     0x02
72cb0a6a1eSZhi-zhou Zhang #define INDEX_WRITEBACK_INV_SD  0x03
73cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_TAG_SI	0x06
74cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_TAG_SD	0x07
75cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_TAG_SI	0x0A
76cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_TAG_SD	0x0B
77cb0a6a1eSZhi-zhou Zhang #define CREATE_DIRTY_EXCL_SD	0x0f
78cb0a6a1eSZhi-zhou Zhang #define HIT_INVALIDATE_SI	0x12
79cb0a6a1eSZhi-zhou Zhang #define HIT_INVALIDATE_SD	0x13
80cb0a6a1eSZhi-zhou Zhang #define HIT_WRITEBACK_INV_SD	0x17
81cb0a6a1eSZhi-zhou Zhang #define HIT_WRITEBACK_SD	0x1b
82cb0a6a1eSZhi-zhou Zhang #define HIT_SET_VIRTUAL_SI	0x1e
83cb0a6a1eSZhi-zhou Zhang #define HIT_SET_VIRTUAL_SD	0x1f
84819833afSPeter Tyser 
85819833afSPeter Tyser /*
86819833afSPeter Tyser  * R5000-specific cacheops
87819833afSPeter Tyser  */
88cb0a6a1eSZhi-zhou Zhang #define R5K_PAGE_INVALIDATE_S	0x17
89819833afSPeter Tyser 
90819833afSPeter Tyser /*
91819833afSPeter Tyser  * RM7000-specific cacheops
92819833afSPeter Tyser  */
93cb0a6a1eSZhi-zhou Zhang #define PAGE_INVALIDATE_T	0x16
94819833afSPeter Tyser 
95819833afSPeter Tyser /*
96819833afSPeter Tyser  * R10000-specific cacheops
97819833afSPeter Tyser  *
98819833afSPeter Tyser  * Cacheops 0x02, 0x06, 0x0a, 0x0c-0x0e, 0x16, 0x1a and 0x1e are unused.
99819833afSPeter Tyser  * Most of the _S cacheops are identical to the R4000SC _SD cacheops.
100819833afSPeter Tyser  */
101cb0a6a1eSZhi-zhou Zhang #define INDEX_WRITEBACK_INV_S	0x03
102cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_TAG_S	0x07
103cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_TAG_S	0x0B
104cb0a6a1eSZhi-zhou Zhang #define HIT_INVALIDATE_S	0x13
105cb0a6a1eSZhi-zhou Zhang #define CACHE_BARRIER		0x14
106cb0a6a1eSZhi-zhou Zhang #define HIT_WRITEBACK_INV_S	0x17
107cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_DATA_I	0x18
108cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_DATA_D	0x19
109cb0a6a1eSZhi-zhou Zhang #define INDEX_LOAD_DATA_S	0x1b
110cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_DATA_I	0x1c
111cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_DATA_D	0x1d
112cb0a6a1eSZhi-zhou Zhang #define INDEX_STORE_DATA_S	0x1f
113819833afSPeter Tyser 
114819833afSPeter Tyser #endif	/* __ASM_CACHEOPS_H */
115