1*819833afSPeter Tyser /* 2*819833afSPeter Tyser * MCF5329 Internal Memory Map 3*819833afSPeter Tyser * 4*819833afSPeter Tyser * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 5*819833afSPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6*819833afSPeter Tyser * 7*819833afSPeter Tyser * See file CREDITS for list of people who contributed to this 8*819833afSPeter Tyser * project. 9*819833afSPeter Tyser * 10*819833afSPeter Tyser * This program is free software; you can redistribute it and/or 11*819833afSPeter Tyser * modify it under the terms of the GNU General Public License as 12*819833afSPeter Tyser * published by the Free Software Foundation; either version 2 of 13*819833afSPeter Tyser * the License, or (at your option) any later version. 14*819833afSPeter Tyser * 15*819833afSPeter Tyser * This program is distributed in the hope that it will be useful, 16*819833afSPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of 17*819833afSPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18*819833afSPeter Tyser * GNU General Public License for more details. 19*819833afSPeter Tyser * 20*819833afSPeter Tyser * You should have received a copy of the GNU General Public License 21*819833afSPeter Tyser * along with this program; if not, write to the Free Software 22*819833afSPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23*819833afSPeter Tyser * MA 02111-1307 USA 24*819833afSPeter Tyser */ 25*819833afSPeter Tyser 26*819833afSPeter Tyser #ifndef __IMMAP_5235__ 27*819833afSPeter Tyser #define __IMMAP_5235__ 28*819833afSPeter Tyser 29*819833afSPeter Tyser #define MMAP_SCM (CONFIG_SYS_MBAR + 0x00000000) 30*819833afSPeter Tyser #define MMAP_SDRAM (CONFIG_SYS_MBAR + 0x00000040) 31*819833afSPeter Tyser #define MMAP_FBCS (CONFIG_SYS_MBAR + 0x00000080) 32*819833afSPeter Tyser #define MMAP_DMA0 (CONFIG_SYS_MBAR + 0x00000100) 33*819833afSPeter Tyser #define MMAP_DMA1 (CONFIG_SYS_MBAR + 0x00000110) 34*819833afSPeter Tyser #define MMAP_DMA2 (CONFIG_SYS_MBAR + 0x00000120) 35*819833afSPeter Tyser #define MMAP_DMA3 (CONFIG_SYS_MBAR + 0x00000130) 36*819833afSPeter Tyser #define MMAP_UART0 (CONFIG_SYS_MBAR + 0x00000200) 37*819833afSPeter Tyser #define MMAP_UART1 (CONFIG_SYS_MBAR + 0x00000240) 38*819833afSPeter Tyser #define MMAP_UART2 (CONFIG_SYS_MBAR + 0x00000280) 39*819833afSPeter Tyser #define MMAP_I2C (CONFIG_SYS_MBAR + 0x00000300) 40*819833afSPeter Tyser #define MMAP_QSPI (CONFIG_SYS_MBAR + 0x00000340) 41*819833afSPeter Tyser #define MMAP_DTMR0 (CONFIG_SYS_MBAR + 0x00000400) 42*819833afSPeter Tyser #define MMAP_DTMR1 (CONFIG_SYS_MBAR + 0x00000440) 43*819833afSPeter Tyser #define MMAP_DTMR2 (CONFIG_SYS_MBAR + 0x00000480) 44*819833afSPeter Tyser #define MMAP_DTMR3 (CONFIG_SYS_MBAR + 0x000004C0) 45*819833afSPeter Tyser #define MMAP_INTC0 (CONFIG_SYS_MBAR + 0x00000C00) 46*819833afSPeter Tyser #define MMAP_INTC1 (CONFIG_SYS_MBAR + 0x00000D00) 47*819833afSPeter Tyser #define MMAP_INTCACK (CONFIG_SYS_MBAR + 0x00000F00) 48*819833afSPeter Tyser #define MMAP_FEC (CONFIG_SYS_MBAR + 0x00001000) 49*819833afSPeter Tyser #define MMAP_FECFIFO (CONFIG_SYS_MBAR + 0x00001400) 50*819833afSPeter Tyser #define MMAP_GPIO (CONFIG_SYS_MBAR + 0x00100000) 51*819833afSPeter Tyser #define MMAP_CCM (CONFIG_SYS_MBAR + 0x00110000) 52*819833afSPeter Tyser #define MMAP_PLL (CONFIG_SYS_MBAR + 0x00120000) 53*819833afSPeter Tyser #define MMAP_EPORT (CONFIG_SYS_MBAR + 0x00130000) 54*819833afSPeter Tyser #define MMAP_WDOG (CONFIG_SYS_MBAR + 0x00140000) 55*819833afSPeter Tyser #define MMAP_PIT0 (CONFIG_SYS_MBAR + 0x00150000) 56*819833afSPeter Tyser #define MMAP_PIT1 (CONFIG_SYS_MBAR + 0x00160000) 57*819833afSPeter Tyser #define MMAP_PIT2 (CONFIG_SYS_MBAR + 0x00170000) 58*819833afSPeter Tyser #define MMAP_PIT3 (CONFIG_SYS_MBAR + 0x00180000) 59*819833afSPeter Tyser #define MMAP_MDHA (CONFIG_SYS_MBAR + 0x00190000) 60*819833afSPeter Tyser #define MMAP_RNG (CONFIG_SYS_MBAR + 0x001A0000) 61*819833afSPeter Tyser #define MMAP_SKHA (CONFIG_SYS_MBAR + 0x001B0000) 62*819833afSPeter Tyser #define MMAP_CAN1 (CONFIG_SYS_MBAR + 0x001C0000) 63*819833afSPeter Tyser #define MMAP_ETPU (CONFIG_SYS_MBAR + 0x001D0000) 64*819833afSPeter Tyser #define MMAP_CAN2 (CONFIG_SYS_MBAR + 0x001F0000) 65*819833afSPeter Tyser 66*819833afSPeter Tyser #include <asm/coldfire/eport.h> 67*819833afSPeter Tyser #include <asm/coldfire/flexbus.h> 68*819833afSPeter Tyser #include <asm/coldfire/flexcan.h> 69*819833afSPeter Tyser #include <asm/coldfire/intctrl.h> 70*819833afSPeter Tyser #include <asm/coldfire/mdha.h> 71*819833afSPeter Tyser #include <asm/coldfire/qspi.h> 72*819833afSPeter Tyser #include <asm/coldfire/rng.h> 73*819833afSPeter Tyser #include <asm/coldfire/skha.h> 74*819833afSPeter Tyser 75*819833afSPeter Tyser /* System Control Module register */ 76*819833afSPeter Tyser typedef struct scm_ctrl { 77*819833afSPeter Tyser u32 ipsbar; /* 0x00 - MBAR */ 78*819833afSPeter Tyser u32 res1; /* 0x04 */ 79*819833afSPeter Tyser u32 rambar; /* 0x08 - RAMBAR */ 80*819833afSPeter Tyser u32 res2; /* 0x0C */ 81*819833afSPeter Tyser u8 crsr; /* 0x10 Core Reset Status Register */ 82*819833afSPeter Tyser u8 cwcr; /* 0x11 Core Watchdog Control Register */ 83*819833afSPeter Tyser u8 lpicr; /* 0x12 Low-Power Interrupt Control Register */ 84*819833afSPeter Tyser u8 cwsr; /* 0x13 Core Watchdog Service Register */ 85*819833afSPeter Tyser u32 dmareqc; /* 0x14 */ 86*819833afSPeter Tyser u32 res3; /* 0x18 */ 87*819833afSPeter Tyser u32 mpark; /* 0x1C */ 88*819833afSPeter Tyser u8 mpr; /* 0x20 */ 89*819833afSPeter Tyser u8 res4[3]; /* 0x21 - 0x23 */ 90*819833afSPeter Tyser u8 pacr0; /* 0x24 */ 91*819833afSPeter Tyser u8 pacr1; /* 0x25 */ 92*819833afSPeter Tyser u8 pacr2; /* 0x26 */ 93*819833afSPeter Tyser u8 pacr3; /* 0x27 */ 94*819833afSPeter Tyser u8 pacr4; /* 0x28 */ 95*819833afSPeter Tyser u32 res5; /* 0x29 */ 96*819833afSPeter Tyser u8 pacr5; /* 0x2a */ 97*819833afSPeter Tyser u8 pacr6; /* 0x2b */ 98*819833afSPeter Tyser u8 pacr7; /* 0x2c */ 99*819833afSPeter Tyser u32 res6; /* 0x2d */ 100*819833afSPeter Tyser u8 pacr8; /* 0x2e */ 101*819833afSPeter Tyser u32 res7; /* 0x2f */ 102*819833afSPeter Tyser u8 gpacr; /* 0x30 */ 103*819833afSPeter Tyser u8 res8[3]; /* 0x31 - 0x33 */ 104*819833afSPeter Tyser } scm_t; 105*819833afSPeter Tyser 106*819833afSPeter Tyser /* SDRAM controller registers */ 107*819833afSPeter Tyser typedef struct sdram_ctrl { 108*819833afSPeter Tyser u16 dcr; /* 0x00 Control register */ 109*819833afSPeter Tyser u16 res1[3]; /* 0x02 - 0x07 */ 110*819833afSPeter Tyser u32 dacr0; /* 0x08 address and control register 0 */ 111*819833afSPeter Tyser u32 dmr0; /* 0x0C mask register block 0 */ 112*819833afSPeter Tyser u32 dacr1; /* 0x10 address and control register 1 */ 113*819833afSPeter Tyser u32 dmr1; /* 0x14 mask register block 1 */ 114*819833afSPeter Tyser } sdram_t; 115*819833afSPeter Tyser 116*819833afSPeter Tyser typedef struct canex_ctrl { 117*819833afSPeter Tyser can_msg_t msg[16]; /* 0x00 Message Buffer 0-15 */ 118*819833afSPeter Tyser } canex_t; 119*819833afSPeter Tyser 120*819833afSPeter Tyser /* GPIO port registers */ 121*819833afSPeter Tyser typedef struct gpio_ctrl { 122*819833afSPeter Tyser /* Port Output Data Registers */ 123*819833afSPeter Tyser u8 podr_addr; /* 0x00 */ 124*819833afSPeter Tyser u8 podr_datah; /* 0x01 */ 125*819833afSPeter Tyser u8 podr_datal; /* 0x02 */ 126*819833afSPeter Tyser u8 podr_busctl; /* 0x03 */ 127*819833afSPeter Tyser u8 podr_bs; /* 0x04 */ 128*819833afSPeter Tyser u8 podr_cs; /* 0x05 */ 129*819833afSPeter Tyser u8 podr_sdram; /* 0x06 */ 130*819833afSPeter Tyser u8 podr_feci2c; /* 0x07 */ 131*819833afSPeter Tyser u8 podr_uarth; /* 0x08 */ 132*819833afSPeter Tyser u8 podr_uartl; /* 0x09 */ 133*819833afSPeter Tyser u8 podr_qspi; /* 0x0A */ 134*819833afSPeter Tyser u8 podr_timer; /* 0x0B */ 135*819833afSPeter Tyser u8 podr_etpu; /* 0x0C */ 136*819833afSPeter Tyser u8 res1[3]; /* 0x0D - 0x0F */ 137*819833afSPeter Tyser 138*819833afSPeter Tyser /* Port Data Direction Registers */ 139*819833afSPeter Tyser u8 pddr_addr; /* 0x10 */ 140*819833afSPeter Tyser u8 pddr_datah; /* 0x11 */ 141*819833afSPeter Tyser u8 pddr_datal; /* 0x12 */ 142*819833afSPeter Tyser u8 pddr_busctl; /* 0x13 */ 143*819833afSPeter Tyser u8 pddr_bs; /* 0x14 */ 144*819833afSPeter Tyser u8 pddr_cs; /* 0x15 */ 145*819833afSPeter Tyser u8 pddr_sdram; /* 0x16 */ 146*819833afSPeter Tyser u8 pddr_feci2c; /* 0x17 */ 147*819833afSPeter Tyser u8 pddr_uarth; /* 0x18 */ 148*819833afSPeter Tyser u8 pddr_uartl; /* 0x19 */ 149*819833afSPeter Tyser u8 pddr_qspi; /* 0x1A */ 150*819833afSPeter Tyser u8 pddr_timer; /* 0x1B */ 151*819833afSPeter Tyser u8 pddr_etpu; /* 0x1C */ 152*819833afSPeter Tyser u8 res2[3]; /* 0x1D - 0x1F */ 153*819833afSPeter Tyser 154*819833afSPeter Tyser /* Port Data Direction Registers */ 155*819833afSPeter Tyser u8 ppdsdr_addr; /* 0x20 */ 156*819833afSPeter Tyser u8 ppdsdr_datah; /* 0x21 */ 157*819833afSPeter Tyser u8 ppdsdr_datal; /* 0x22 */ 158*819833afSPeter Tyser u8 ppdsdr_busctl; /* 0x23 */ 159*819833afSPeter Tyser u8 ppdsdr_bs; /* 0x24 */ 160*819833afSPeter Tyser u8 ppdsdr_cs; /* 0x25 */ 161*819833afSPeter Tyser u8 ppdsdr_sdram; /* 0x26 */ 162*819833afSPeter Tyser u8 ppdsdr_feci2c; /* 0x27 */ 163*819833afSPeter Tyser u8 ppdsdr_uarth; /* 0x28 */ 164*819833afSPeter Tyser u8 ppdsdr_uartl; /* 0x29 */ 165*819833afSPeter Tyser u8 ppdsdr_qspi; /* 0x2A */ 166*819833afSPeter Tyser u8 ppdsdr_timer; /* 0x2B */ 167*819833afSPeter Tyser u8 ppdsdr_etpu; /* 0x2C */ 168*819833afSPeter Tyser u8 res3[3]; /* 0x2D - 0x2F */ 169*819833afSPeter Tyser 170*819833afSPeter Tyser /* Port Clear Output Data Registers */ 171*819833afSPeter Tyser u8 pclrr_addr; /* 0x30 */ 172*819833afSPeter Tyser u8 pclrr_datah; /* 0x31 */ 173*819833afSPeter Tyser u8 pclrr_datal; /* 0x32 */ 174*819833afSPeter Tyser u8 pclrr_busctl; /* 0x33 */ 175*819833afSPeter Tyser u8 pclrr_bs; /* 0x34 */ 176*819833afSPeter Tyser u8 pclrr_cs; /* 0x35 */ 177*819833afSPeter Tyser u8 pclrr_sdram; /* 0x36 */ 178*819833afSPeter Tyser u8 pclrr_feci2c; /* 0x37 */ 179*819833afSPeter Tyser u8 pclrr_uarth; /* 0x38 */ 180*819833afSPeter Tyser u8 pclrr_uartl; /* 0x39 */ 181*819833afSPeter Tyser u8 pclrr_qspi; /* 0x3A */ 182*819833afSPeter Tyser u8 pclrr_timer; /* 0x3B */ 183*819833afSPeter Tyser u8 pclrr_etpu; /* 0x3C */ 184*819833afSPeter Tyser u8 res4[3]; /* 0x3D - 0x3F */ 185*819833afSPeter Tyser 186*819833afSPeter Tyser /* Pin Assignment Registers */ 187*819833afSPeter Tyser u8 par_ad; /* 0x40 */ 188*819833afSPeter Tyser u8 res5; /* 0x41 */ 189*819833afSPeter Tyser u16 par_busctl; /* 0x42 */ 190*819833afSPeter Tyser u8 par_bs; /* 0x44 */ 191*819833afSPeter Tyser u8 par_cs; /* 0x45 */ 192*819833afSPeter Tyser u8 par_sdram; /* 0x46 */ 193*819833afSPeter Tyser u8 par_feci2c; /* 0x47 */ 194*819833afSPeter Tyser u16 par_uart; /* 0x48 */ 195*819833afSPeter Tyser u8 par_qspi; /* 0x4A */ 196*819833afSPeter Tyser u8 res6; /* 0x4B */ 197*819833afSPeter Tyser u16 par_timer; /* 0x4C */ 198*819833afSPeter Tyser u8 par_etpu; /* 0x4E */ 199*819833afSPeter Tyser u8 res7; /* 0x4F */ 200*819833afSPeter Tyser 201*819833afSPeter Tyser /* Drive Strength Control Registers */ 202*819833afSPeter Tyser u8 dscr_eim; /* 0x50 */ 203*819833afSPeter Tyser u8 dscr_etpu; /* 0x51 */ 204*819833afSPeter Tyser u8 dscr_feci2c; /* 0x52 */ 205*819833afSPeter Tyser u8 dscr_uart; /* 0x53 */ 206*819833afSPeter Tyser u8 dscr_qspi; /* 0x54 */ 207*819833afSPeter Tyser u8 dscr_timer; /* 0x55 */ 208*819833afSPeter Tyser u16 res8; /* 0x56 */ 209*819833afSPeter Tyser } gpio_t; 210*819833afSPeter Tyser 211*819833afSPeter Tyser /*Chip configuration module registers */ 212*819833afSPeter Tyser typedef struct ccm_ctrl { 213*819833afSPeter Tyser u8 rcr; /* 0x01 */ 214*819833afSPeter Tyser u8 rsr; /* 0x02 */ 215*819833afSPeter Tyser u16 res1; /* 0x03 */ 216*819833afSPeter Tyser u16 ccr; /* 0x04 Chip configuration register */ 217*819833afSPeter Tyser u16 lpcr; /* 0x06 Low-power Control register */ 218*819833afSPeter Tyser u16 rcon; /* 0x08 Rreset configuration register */ 219*819833afSPeter Tyser u16 cir; /* 0x0a Chip identification register */ 220*819833afSPeter Tyser } ccm_t; 221*819833afSPeter Tyser 222*819833afSPeter Tyser /* Clock Module registers */ 223*819833afSPeter Tyser typedef struct pll_ctrl { 224*819833afSPeter Tyser u32 syncr; /* 0x00 synthesizer control register */ 225*819833afSPeter Tyser u32 synsr; /* 0x04 synthesizer status register */ 226*819833afSPeter Tyser } pll_t; 227*819833afSPeter Tyser 228*819833afSPeter Tyser /* Watchdog registers */ 229*819833afSPeter Tyser typedef struct wdog_ctrl { 230*819833afSPeter Tyser u16 cr; /* 0x00 Control register */ 231*819833afSPeter Tyser u16 mr; /* 0x02 Modulus register */ 232*819833afSPeter Tyser u16 cntr; /* 0x04 Count register */ 233*819833afSPeter Tyser u16 sr; /* 0x06 Service register */ 234*819833afSPeter Tyser } wdog_t; 235*819833afSPeter Tyser 236*819833afSPeter Tyser #endif /* __IMMAP_5235__ */ 237