1*819833afSPeter Tyser /* 2*819833afSPeter Tyser * MCF520x Internal Memory Map 3*819833afSPeter Tyser * 4*819833afSPeter Tyser * Copyright (C) 2004-2009 Freescale Semiconductor, Inc. 5*819833afSPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6*819833afSPeter Tyser * 7*819833afSPeter Tyser * See file CREDITS for list of people who contributed to this 8*819833afSPeter Tyser * project. 9*819833afSPeter Tyser * 10*819833afSPeter Tyser * This program is free software; you can redistribute it and/or 11*819833afSPeter Tyser * modify it under the terms of the GNU General Public License as 12*819833afSPeter Tyser * published by the Free Software Foundation; either version 2 of 13*819833afSPeter Tyser * the License, or (at your option) any later version. 14*819833afSPeter Tyser * 15*819833afSPeter Tyser * This program is distributed in the hope that it will be useful, 16*819833afSPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of 17*819833afSPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18*819833afSPeter Tyser * GNU General Public License for more details. 19*819833afSPeter Tyser * 20*819833afSPeter Tyser * You should have received a copy of the GNU General Public License 21*819833afSPeter Tyser * along with this program; if not, write to the Free Software 22*819833afSPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23*819833afSPeter Tyser * MA 02111-1307 USA 24*819833afSPeter Tyser */ 25*819833afSPeter Tyser 26*819833afSPeter Tyser #ifndef __IMMAP_520X__ 27*819833afSPeter Tyser #define __IMMAP_520X__ 28*819833afSPeter Tyser 29*819833afSPeter Tyser #define MMAP_SCM1 (CONFIG_SYS_MBAR + 0x00000000) 30*819833afSPeter Tyser #define MMAP_XBS (CONFIG_SYS_MBAR + 0x00004000) 31*819833afSPeter Tyser #define MMAP_FBCS (CONFIG_SYS_MBAR + 0x00008000) 32*819833afSPeter Tyser #define MMAP_FEC0 (CONFIG_SYS_MBAR + 0x00030000) 33*819833afSPeter Tyser #define MMAP_SCM2 (CONFIG_SYS_MBAR + 0x00040000) 34*819833afSPeter Tyser #define MMAP_EDMA (CONFIG_SYS_MBAR + 0x00044000) 35*819833afSPeter Tyser #define MMAP_INTC0 (CONFIG_SYS_MBAR + 0x00048000) 36*819833afSPeter Tyser #define MMAP_INTCACK (CONFIG_SYS_MBAR + 0x00054000) 37*819833afSPeter Tyser #define MMAP_I2C (CONFIG_SYS_MBAR + 0x00058000) 38*819833afSPeter Tyser #define MMAP_QSPI (CONFIG_SYS_MBAR + 0x0005C000) 39*819833afSPeter Tyser #define MMAP_UART0 (CONFIG_SYS_MBAR + 0x00060000) 40*819833afSPeter Tyser #define MMAP_UART1 (CONFIG_SYS_MBAR + 0x00064000) 41*819833afSPeter Tyser #define MMAP_UART2 (CONFIG_SYS_MBAR + 0x00068000) 42*819833afSPeter Tyser #define MMAP_DTMR0 (CONFIG_SYS_MBAR + 0x00070000) 43*819833afSPeter Tyser #define MMAP_DTMR1 (CONFIG_SYS_MBAR + 0x00074000) 44*819833afSPeter Tyser #define MMAP_DTMR2 (CONFIG_SYS_MBAR + 0x00078000) 45*819833afSPeter Tyser #define MMAP_DTMR3 (CONFIG_SYS_MBAR + 0x0007C000) 46*819833afSPeter Tyser #define MMAP_PIT0 (CONFIG_SYS_MBAR + 0x00080000) 47*819833afSPeter Tyser #define MMAP_PIT1 (CONFIG_SYS_MBAR + 0x00084000) 48*819833afSPeter Tyser #define MMAP_EPORT0 (CONFIG_SYS_MBAR + 0x00088000) 49*819833afSPeter Tyser #define MMAP_WDOG (CONFIG_SYS_MBAR + 0x0008C000) 50*819833afSPeter Tyser #define MMAP_PLL (CONFIG_SYS_MBAR + 0x00090000) 51*819833afSPeter Tyser #define MMAP_RCM (CONFIG_SYS_MBAR + 0x000A0000) 52*819833afSPeter Tyser #define MMAP_CCM (CONFIG_SYS_MBAR + 0x000A0004) 53*819833afSPeter Tyser #define MMAP_GPIO (CONFIG_SYS_MBAR + 0x000A4000) 54*819833afSPeter Tyser #define MMAP_SDRAM (CONFIG_SYS_MBAR + 0x000A8000) 55*819833afSPeter Tyser 56*819833afSPeter Tyser #include <asm/coldfire/crossbar.h> 57*819833afSPeter Tyser #include <asm/coldfire/edma.h> 58*819833afSPeter Tyser #include <asm/coldfire/eport.h> 59*819833afSPeter Tyser #include <asm/coldfire/flexbus.h> 60*819833afSPeter Tyser #include <asm/coldfire/intctrl.h> 61*819833afSPeter Tyser #include <asm/coldfire/qspi.h> 62*819833afSPeter Tyser 63*819833afSPeter Tyser /* System Controller Module */ 64*819833afSPeter Tyser typedef struct scm1 { 65*819833afSPeter Tyser u32 mpr; /* 0x00 Master Privilege */ 66*819833afSPeter Tyser u32 rsvd1[7]; 67*819833afSPeter Tyser u32 pacra; /* 0x20 Peripheral Access Ctrl A */ 68*819833afSPeter Tyser u32 pacrb; /* 0x24 Peripheral Access Ctrl B */ 69*819833afSPeter Tyser u32 pacrc; /* 0x28 Peripheral Access Ctrl C */ 70*819833afSPeter Tyser u32 pacrd; /* 0x2C Peripheral Access Ctrl D */ 71*819833afSPeter Tyser u32 rsvd2[4]; 72*819833afSPeter Tyser u32 pacre; /* 0x40 Peripheral Access Ctrl E */ 73*819833afSPeter Tyser u32 pacrf; /* 0x44 Peripheral Access Ctrl F */ 74*819833afSPeter Tyser u32 rsvd3[3]; 75*819833afSPeter Tyser u32 bmt; /* 0x50 bus monitor */ 76*819833afSPeter Tyser } scm1_t; 77*819833afSPeter Tyser 78*819833afSPeter Tyser typedef struct scm2 { 79*819833afSPeter Tyser u8 rsvd1[19]; /* 0x00 - 0x12 */ 80*819833afSPeter Tyser u8 wcr; /* 0x13 */ 81*819833afSPeter Tyser u16 rsvd2; /* 0x14 - 0x15 */ 82*819833afSPeter Tyser u16 cwcr; /* 0x16 */ 83*819833afSPeter Tyser u8 rsvd3[3]; /* 0x18 - 0x1A */ 84*819833afSPeter Tyser u8 cwsr; /* 0x1B */ 85*819833afSPeter Tyser u8 rsvd4[3]; /* 0x1C - 0x1E */ 86*819833afSPeter Tyser u8 scmisr; /* 0x1F */ 87*819833afSPeter Tyser u8 rsvd5[79]; /* 0x20 - 0x6F */ 88*819833afSPeter Tyser u32 cfadr; /* 0x70 */ 89*819833afSPeter Tyser u8 rsvd7; /* 0x74 */ 90*819833afSPeter Tyser u8 cfier; /* 0x75 */ 91*819833afSPeter Tyser u8 cfloc; /* 0x76 */ 92*819833afSPeter Tyser u8 cfatr; /* 0x77 */ 93*819833afSPeter Tyser u32 rsvd8; /* 0x78 - 0x7B */ 94*819833afSPeter Tyser u32 cfdtr; /* 0x7C */ 95*819833afSPeter Tyser } scm2_t; 96*819833afSPeter Tyser 97*819833afSPeter Tyser /* Chip configuration module */ 98*819833afSPeter Tyser typedef struct rcm { 99*819833afSPeter Tyser u8 rcr; 100*819833afSPeter Tyser u8 rsr; 101*819833afSPeter Tyser } rcm_t; 102*819833afSPeter Tyser 103*819833afSPeter Tyser typedef struct ccm_ctrl { 104*819833afSPeter Tyser u16 ccr; /* 0x00 Chip Cfg */ 105*819833afSPeter Tyser u16 res1; /* 0x02 */ 106*819833afSPeter Tyser u16 rcon; /* 0x04 Reset Cfg */ 107*819833afSPeter Tyser u16 cir; /* 0x06 Chip ID */ 108*819833afSPeter Tyser } ccm_t; 109*819833afSPeter Tyser 110*819833afSPeter Tyser /* GPIO port */ 111*819833afSPeter Tyser typedef struct gpio_ctrl { 112*819833afSPeter Tyser /* Port Output Data */ 113*819833afSPeter Tyser u8 podr_busctl; /* 0x00 */ 114*819833afSPeter Tyser u8 podr_be; /* 0x01 */ 115*819833afSPeter Tyser u8 podr_cs; /* 0x02 */ 116*819833afSPeter Tyser u8 podr_feci2c; /* 0x03 */ 117*819833afSPeter Tyser u8 podr_qspi; /* 0x04 */ 118*819833afSPeter Tyser u8 podr_timer; /* 0x05 */ 119*819833afSPeter Tyser u8 podr_uart; /* 0x06 */ 120*819833afSPeter Tyser u8 podr_fech; /* 0x07 */ 121*819833afSPeter Tyser u8 podr_fecl; /* 0x08 */ 122*819833afSPeter Tyser u8 res01[3]; /* 0x9 - 0x0B */ 123*819833afSPeter Tyser 124*819833afSPeter Tyser /* Port Data Direction */ 125*819833afSPeter Tyser u8 pddr_busctl; /* 0x0C */ 126*819833afSPeter Tyser u8 pddr_be; /* 0x0D */ 127*819833afSPeter Tyser u8 pddr_cs; /* 0x0E */ 128*819833afSPeter Tyser u8 pddr_feci2c; /* 0x0F */ 129*819833afSPeter Tyser u8 pddr_qspi; /* 0x10*/ 130*819833afSPeter Tyser u8 pddr_timer; /* 0x11 */ 131*819833afSPeter Tyser u8 pddr_uart; /* 0x12 */ 132*819833afSPeter Tyser u8 pddr_fech; /* 0x13 */ 133*819833afSPeter Tyser u8 pddr_fecl; /* 0x14 */ 134*819833afSPeter Tyser u8 res02[5]; /* 0x15 - 0x19 */ 135*819833afSPeter Tyser 136*819833afSPeter Tyser /* Port Data Direction */ 137*819833afSPeter Tyser u8 ppdr_cs; /* 0x1A */ 138*819833afSPeter Tyser u8 ppdr_feci2c; /* 0x1B */ 139*819833afSPeter Tyser u8 ppdr_qspi; /* 0x1C */ 140*819833afSPeter Tyser u8 ppdr_timer; /* 0x1D */ 141*819833afSPeter Tyser u8 ppdr_uart; /* 0x1E */ 142*819833afSPeter Tyser u8 ppdr_fech; /* 0x1F */ 143*819833afSPeter Tyser u8 ppdr_fecl; /* 0x20 */ 144*819833afSPeter Tyser u8 res03[3]; /* 0x21 - 0x23 */ 145*819833afSPeter Tyser 146*819833afSPeter Tyser /* Port Clear Output Data */ 147*819833afSPeter Tyser u8 pclrr_busctl; /* 0x24 */ 148*819833afSPeter Tyser u8 pclrr_be; /* 0x25 */ 149*819833afSPeter Tyser u8 pclrr_cs; /* 0x26 */ 150*819833afSPeter Tyser u8 pclrr_feci2c; /* 0x27 */ 151*819833afSPeter Tyser u8 pclrr_qspi; /* 0x28 */ 152*819833afSPeter Tyser u8 pclrr_timer; /* 0x29 */ 153*819833afSPeter Tyser u8 pclrr_uart; /* 0x2A */ 154*819833afSPeter Tyser u8 pclrr_fech; /* 0x2B */ 155*819833afSPeter Tyser u8 pclrr_fecl; /* 0x2C */ 156*819833afSPeter Tyser u8 res04[3]; /* 0x2D - 0x2F */ 157*819833afSPeter Tyser 158*819833afSPeter Tyser /* Pin Assignment */ 159*819833afSPeter Tyser u8 par_busctl; /* 0x30 */ 160*819833afSPeter Tyser u8 par_be; /* 0x31 */ 161*819833afSPeter Tyser u8 par_cs; /* 0x32 */ 162*819833afSPeter Tyser u8 par_feci2c; /* 0x33 */ 163*819833afSPeter Tyser u8 par_qspi; /* 0x34 */ 164*819833afSPeter Tyser u8 par_timer; /* 0x35 */ 165*819833afSPeter Tyser u16 par_uart; /* 0x36 */ 166*819833afSPeter Tyser u8 par_fec; /* 0x38 */ 167*819833afSPeter Tyser u8 par_irq; /* 0x39 */ 168*819833afSPeter Tyser 169*819833afSPeter Tyser /* Mode Select Control */ 170*819833afSPeter Tyser /* Drive Strength Control */ 171*819833afSPeter Tyser u8 mscr_fb; /* 0x3A */ 172*819833afSPeter Tyser u8 mscr_sdram; /* 0x3B */ 173*819833afSPeter Tyser 174*819833afSPeter Tyser u8 dscr_i2c; /* 0x3C */ 175*819833afSPeter Tyser u8 dscr_misc; /* 0x3D */ 176*819833afSPeter Tyser u8 dscr_fec; /* 0x3E */ 177*819833afSPeter Tyser u8 dscr_uart; /* 0x3F */ 178*819833afSPeter Tyser u8 dscr_qspi; /* 0x40 */ 179*819833afSPeter Tyser } gpio_t; 180*819833afSPeter Tyser 181*819833afSPeter Tyser /* SDRAM controller */ 182*819833afSPeter Tyser typedef struct sdram_ctrl { 183*819833afSPeter Tyser u32 mode; /* 0x00 Mode/Extended Mode */ 184*819833afSPeter Tyser u32 ctrl; /* 0x04 Ctrl */ 185*819833afSPeter Tyser u32 cfg1; /* 0x08 Cfg 1 */ 186*819833afSPeter Tyser u32 cfg2; /* 0x0C Cfg 2 */ 187*819833afSPeter Tyser u32 res1[64]; /* 0x10 - 0x10F */ 188*819833afSPeter Tyser u32 cs0; /* 0x110 Chip Select 0 Cfg */ 189*819833afSPeter Tyser u32 cs1; /* 0x114 Chip Select 1 Cfg */ 190*819833afSPeter Tyser } sdram_t; 191*819833afSPeter Tyser 192*819833afSPeter Tyser /* Clock Module */ 193*819833afSPeter Tyser typedef struct pll_ctrl { 194*819833afSPeter Tyser u8 odr; /* 0x00 Output divider */ 195*819833afSPeter Tyser u8 rsvd1; 196*819833afSPeter Tyser u8 cr; /* 0x02 Control */ 197*819833afSPeter Tyser u8 rsvd2; 198*819833afSPeter Tyser u8 mdr; /* 0x04 Modulation Divider */ 199*819833afSPeter Tyser u8 rsvd3; 200*819833afSPeter Tyser u8 fdr; /* 0x06 Feedback Divider */ 201*819833afSPeter Tyser u8 rsvd4; 202*819833afSPeter Tyser } pll_t; 203*819833afSPeter Tyser 204*819833afSPeter Tyser /* Watchdog registers */ 205*819833afSPeter Tyser typedef struct wdog_ctrl { 206*819833afSPeter Tyser u16 cr; /* 0x00 Control */ 207*819833afSPeter Tyser u16 mr; /* 0x02 Modulus */ 208*819833afSPeter Tyser u16 cntr; /* 0x04 Count */ 209*819833afSPeter Tyser u16 sr; /* 0x06 Service */ 210*819833afSPeter Tyser } wdog_t; 211*819833afSPeter Tyser 212*819833afSPeter Tyser #endif /* __IMMAP_520X__ */ 213