1a4145534SPeter Tyser /* 2a4145534SPeter Tyser * 3a4145534SPeter Tyser * (C) Copyright 2000-2003 4a4145534SPeter Tyser * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 5a4145534SPeter Tyser * 6198cafbfSAlison Wang * (C) Copyright 2004-2007, 2012 Freescale Semiconductor, Inc. 7a4145534SPeter Tyser * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 8a4145534SPeter Tyser * 9a4145534SPeter Tyser * See file CREDITS for list of people who contributed to this 10a4145534SPeter Tyser * project. 11a4145534SPeter Tyser * 12a4145534SPeter Tyser * This program is free software; you can redistribute it and/or 13a4145534SPeter Tyser * modify it under the terms of the GNU General Public License as 14a4145534SPeter Tyser * published by the Free Software Foundation; either version 2 of 15a4145534SPeter Tyser * the License, or (at your option) any later version. 16a4145534SPeter Tyser * 17a4145534SPeter Tyser * This program is distributed in the hope that it will be useful, 18a4145534SPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of 19a4145534SPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20a4145534SPeter Tyser * GNU General Public License for more details. 21a4145534SPeter Tyser * 22a4145534SPeter Tyser * You should have received a copy of the GNU General Public License 23a4145534SPeter Tyser * along with this program; if not, write to the Free Software 24a4145534SPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25a4145534SPeter Tyser * MA 02111-1307 USA 26a4145534SPeter Tyser */ 27a4145534SPeter Tyser 28a4145534SPeter Tyser #include <common.h> 29a4145534SPeter Tyser #include <watchdog.h> 30a4145534SPeter Tyser #include <asm/immap.h> 31a4145534SPeter Tyser #include <asm/processor.h> 32a4145534SPeter Tyser #include <asm/rtc.h> 33198cafbfSAlison Wang #include <asm/io.h> 342b05593dSMarek Vasut #include <linux/compiler.h> 35a4145534SPeter Tyser 36a4145534SPeter Tyser #if defined(CONFIG_CMD_NET) 37a4145534SPeter Tyser #include <config.h> 38a4145534SPeter Tyser #include <net.h> 39a4145534SPeter Tyser #include <asm/fec.h> 40a4145534SPeter Tyser #endif 41a4145534SPeter Tyser 4245370e18SAlison Wang void init_fbcs(void) 43a4145534SPeter Tyser { 442b05593dSMarek Vasut fbcs_t *fbcs __maybe_unused = (fbcs_t *) MMAP_FBCS; 45a4145534SPeter Tyser 4645370e18SAlison Wang #if !defined(CONFIG_SERIAL_BOOT) 47a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) && defined(CONFIG_SYS_CS0_CTRL)) 48198cafbfSAlison Wang out_be32(&fbcs->csar0, CONFIG_SYS_CS0_BASE); 49198cafbfSAlison Wang out_be32(&fbcs->cscr0, CONFIG_SYS_CS0_CTRL); 50198cafbfSAlison Wang out_be32(&fbcs->csmr0, CONFIG_SYS_CS0_MASK); 51a4145534SPeter Tyser #endif 52a4145534SPeter Tyser #endif 53a4145534SPeter Tyser 54a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) && defined(CONFIG_SYS_CS1_CTRL)) 55a4145534SPeter Tyser /* Latch chipselect */ 56198cafbfSAlison Wang out_be32(&fbcs->csar1, CONFIG_SYS_CS1_BASE); 57198cafbfSAlison Wang out_be32(&fbcs->cscr1, CONFIG_SYS_CS1_CTRL); 58198cafbfSAlison Wang out_be32(&fbcs->csmr1, CONFIG_SYS_CS1_MASK); 59a4145534SPeter Tyser #endif 60a4145534SPeter Tyser 61a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) && defined(CONFIG_SYS_CS2_CTRL)) 62198cafbfSAlison Wang out_be32(&fbcs->csar2, CONFIG_SYS_CS2_BASE); 63198cafbfSAlison Wang out_be32(&fbcs->cscr2, CONFIG_SYS_CS2_CTRL); 64198cafbfSAlison Wang out_be32(&fbcs->csmr2, CONFIG_SYS_CS2_MASK); 65a4145534SPeter Tyser #endif 66a4145534SPeter Tyser 67a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) && defined(CONFIG_SYS_CS3_CTRL)) 68198cafbfSAlison Wang out_be32(&fbcs->csar3, CONFIG_SYS_CS3_BASE); 69198cafbfSAlison Wang out_be32(&fbcs->cscr3, CONFIG_SYS_CS3_CTRL); 70198cafbfSAlison Wang out_be32(&fbcs->csmr3, CONFIG_SYS_CS3_MASK); 71a4145534SPeter Tyser #endif 72a4145534SPeter Tyser 73a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) && defined(CONFIG_SYS_CS4_CTRL)) 74198cafbfSAlison Wang out_be32(&fbcs->csar4, CONFIG_SYS_CS4_BASE); 75198cafbfSAlison Wang out_be32(&fbcs->cscr4, CONFIG_SYS_CS4_CTRL); 76198cafbfSAlison Wang out_be32(&fbcs->csmr4, CONFIG_SYS_CS4_MASK); 77a4145534SPeter Tyser #endif 78a4145534SPeter Tyser 79a4145534SPeter Tyser #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) && defined(CONFIG_SYS_CS5_CTRL)) 80198cafbfSAlison Wang out_be32(&fbcs->csar5, CONFIG_SYS_CS5_BASE); 81198cafbfSAlison Wang out_be32(&fbcs->cscr5, CONFIG_SYS_CS5_CTRL); 82198cafbfSAlison Wang out_be32(&fbcs->csmr5, CONFIG_SYS_CS5_MASK); 83a4145534SPeter Tyser #endif 8445370e18SAlison Wang } 8545370e18SAlison Wang 8645370e18SAlison Wang /* 8745370e18SAlison Wang * Breath some life into the CPU... 8845370e18SAlison Wang * 8945370e18SAlison Wang * Set up the memory map, 9045370e18SAlison Wang * initialize a bunch of registers, 9145370e18SAlison Wang * initialize the UPM's 9245370e18SAlison Wang */ 9345370e18SAlison Wang void cpu_init_f(void) 9445370e18SAlison Wang { 9545370e18SAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 9645370e18SAlison Wang 9745370e18SAlison Wang #ifdef CONFIG_MCF5441x 9845370e18SAlison Wang scm_t *scm = (scm_t *) MMAP_SCM; 9945370e18SAlison Wang pm_t *pm = (pm_t *) MMAP_PM; 10045370e18SAlison Wang 10145370e18SAlison Wang /* Disable Switch */ 10245370e18SAlison Wang *(unsigned long *)(MMAP_L2_SW0 + 0x00000024) = 0; 10345370e18SAlison Wang 10445370e18SAlison Wang /* Disable core watchdog */ 10545370e18SAlison Wang out_be16(&scm->cwcr, 0); 10645370e18SAlison Wang out_8(&gpio->par_fbctl, 10745370e18SAlison Wang GPIO_PAR_FBCTL_ALE_FB_ALE | GPIO_PAR_FBCTL_OE_FB_OE | 10845370e18SAlison Wang GPIO_PAR_FBCTL_FBCLK | GPIO_PAR_FBCTL_RW | 10945370e18SAlison Wang GPIO_PAR_FBCTL_TA_TA); 11045370e18SAlison Wang out_8(&gpio->par_be, 11145370e18SAlison Wang GPIO_PAR_BE_BE3_BE3 | GPIO_PAR_BE_BE2_BE2 | 11245370e18SAlison Wang GPIO_PAR_BE_BE1_BE1 | GPIO_PAR_BE_BE0_BE0); 11345370e18SAlison Wang 11445370e18SAlison Wang /* eDMA */ 11545370e18SAlison Wang out_8(&pm->pmcr0, 17); 11645370e18SAlison Wang 11745370e18SAlison Wang /* INTR0 - INTR2 */ 11845370e18SAlison Wang out_8(&pm->pmcr0, 18); 11945370e18SAlison Wang out_8(&pm->pmcr0, 19); 12045370e18SAlison Wang out_8(&pm->pmcr0, 20); 12145370e18SAlison Wang 12245370e18SAlison Wang /* I2C */ 12345370e18SAlison Wang out_8(&pm->pmcr0, 22); 12445370e18SAlison Wang out_8(&pm->pmcr1, 4); 12545370e18SAlison Wang out_8(&pm->pmcr1, 7); 12645370e18SAlison Wang 12745370e18SAlison Wang /* DTMR0 - DTMR3*/ 12845370e18SAlison Wang out_8(&pm->pmcr0, 28); 12945370e18SAlison Wang out_8(&pm->pmcr0, 29); 13045370e18SAlison Wang out_8(&pm->pmcr0, 30); 13145370e18SAlison Wang out_8(&pm->pmcr0, 31); 13245370e18SAlison Wang 13345370e18SAlison Wang /* PIT0 - PIT3 */ 13445370e18SAlison Wang out_8(&pm->pmcr0, 32); 13545370e18SAlison Wang out_8(&pm->pmcr0, 33); 13645370e18SAlison Wang out_8(&pm->pmcr0, 34); 13745370e18SAlison Wang out_8(&pm->pmcr0, 35); 13845370e18SAlison Wang 13945370e18SAlison Wang /* Edge Port */ 14045370e18SAlison Wang out_8(&pm->pmcr0, 36); 14145370e18SAlison Wang out_8(&pm->pmcr0, 37); 14245370e18SAlison Wang 14345370e18SAlison Wang /* USB OTG */ 14445370e18SAlison Wang out_8(&pm->pmcr0, 44); 14545370e18SAlison Wang /* USB Host */ 14645370e18SAlison Wang out_8(&pm->pmcr0, 45); 14745370e18SAlison Wang 14845370e18SAlison Wang /* ESDHC */ 14945370e18SAlison Wang out_8(&pm->pmcr0, 51); 15045370e18SAlison Wang 15145370e18SAlison Wang /* ENET0 - ENET1 */ 15245370e18SAlison Wang out_8(&pm->pmcr0, 53); 15345370e18SAlison Wang out_8(&pm->pmcr0, 54); 15445370e18SAlison Wang 15545370e18SAlison Wang /* NAND */ 15645370e18SAlison Wang out_8(&pm->pmcr0, 63); 15745370e18SAlison Wang 15845370e18SAlison Wang #ifdef CONFIG_SYS_I2C_0 15945370e18SAlison Wang out_8(&gpio->par_cani2c, 0xF0); 16045370e18SAlison Wang /* I2C0 pull up */ 16145370e18SAlison Wang out_be16(&gpio->pcr_b, 0x003C); 16245370e18SAlison Wang /* I2C0 max speed */ 16345370e18SAlison Wang out_8(&gpio->srcr_cani2c, 0x03); 16445370e18SAlison Wang #endif 16545370e18SAlison Wang #ifdef CONFIG_SYS_I2C_2 16645370e18SAlison Wang /* I2C2 */ 16745370e18SAlison Wang out_8(&gpio->par_ssi0h, 0xA0); 16845370e18SAlison Wang /* I2C2, UART7 */ 16945370e18SAlison Wang out_8(&gpio->par_ssi0h, 0xA8); 17045370e18SAlison Wang /* UART7 */ 17145370e18SAlison Wang out_8(&gpio->par_ssi0l, 0x2); 17245370e18SAlison Wang /* UART8, UART9 */ 17345370e18SAlison Wang out_8(&gpio->par_cani2c, 0xAA); 17445370e18SAlison Wang /* UART4, UART0 */ 17545370e18SAlison Wang out_8(&gpio->par_uart0, 0xAF); 17645370e18SAlison Wang /* UART5, UART1 */ 17745370e18SAlison Wang out_8(&gpio->par_uart1, 0xAF); 17845370e18SAlison Wang /* UART6, UART2 */ 17945370e18SAlison Wang out_8(&gpio->par_uart2, 0xAF); 18045370e18SAlison Wang /* I2C2 pull up */ 18145370e18SAlison Wang out_be16(&gpio->pcr_h, 0xF000); 18245370e18SAlison Wang #endif 18345370e18SAlison Wang #ifdef CONFIG_SYS_I2C_5 18445370e18SAlison Wang /* I2C5 */ 18545370e18SAlison Wang out_8(&gpio->par_uart1, 0x0A); 18645370e18SAlison Wang /* I2C5 pull up */ 18745370e18SAlison Wang out_be16(&gpio->pcr_e, 0x0003); 18845370e18SAlison Wang out_be16(&gpio->pcr_f, 0xC000); 18945370e18SAlison Wang #endif 19045370e18SAlison Wang 19145370e18SAlison Wang /* Lowest slew rate for UART0,1,2 */ 19245370e18SAlison Wang out_8(&gpio->srcr_uart, 0x00); 19345370e18SAlison Wang #endif /* CONFIG_MCF5441x */ 19445370e18SAlison Wang 19545370e18SAlison Wang #ifdef CONFIG_MCF5445x 19645370e18SAlison Wang scm1_t *scm1 = (scm1_t *) MMAP_SCM1; 19745370e18SAlison Wang 19845370e18SAlison Wang out_be32(&scm1->mpr, 0x77777777); 19945370e18SAlison Wang out_be32(&scm1->pacra, 0); 20045370e18SAlison Wang out_be32(&scm1->pacrb, 0); 20145370e18SAlison Wang out_be32(&scm1->pacrc, 0); 20245370e18SAlison Wang out_be32(&scm1->pacrd, 0); 20345370e18SAlison Wang out_be32(&scm1->pacre, 0); 20445370e18SAlison Wang out_be32(&scm1->pacrf, 0); 20545370e18SAlison Wang out_be32(&scm1->pacrg, 0); 20645370e18SAlison Wang 20745370e18SAlison Wang /* FlexBus */ 20845370e18SAlison Wang out_8(&gpio->par_be, 20945370e18SAlison Wang GPIO_PAR_BE_BE3_BE3 | GPIO_PAR_BE_BE2_BE2 | 21045370e18SAlison Wang GPIO_PAR_BE_BE1_BE1 | GPIO_PAR_BE_BE0_BE0); 21145370e18SAlison Wang out_8(&gpio->par_fbctl, 21245370e18SAlison Wang GPIO_PAR_FBCTL_OE | GPIO_PAR_FBCTL_TA_TA | 21345370e18SAlison Wang GPIO_PAR_FBCTL_RW_RW | GPIO_PAR_FBCTL_TS_TS); 21445370e18SAlison Wang 215*00f792e0SHeiko Schocher #ifdef CONFIG_SYS_FSL_I2C 21645370e18SAlison Wang out_be16(&gpio->par_feci2c, 21745370e18SAlison Wang GPIO_PAR_FECI2C_SCL_SCL | GPIO_PAR_FECI2C_SDA_SDA); 21845370e18SAlison Wang #endif 21945370e18SAlison Wang #endif /* CONFIG_MCF5445x */ 22045370e18SAlison Wang 22145370e18SAlison Wang /* FlexBus Chipselect */ 22245370e18SAlison Wang init_fbcs(); 223a4145534SPeter Tyser 224a4145534SPeter Tyser /* 225a4145534SPeter Tyser * now the flash base address is no longer at 0 (Newer ColdFire family 226a4145534SPeter Tyser * boot at address 0 instead of 0xFFnn_nnnn). The vector table must 227a4145534SPeter Tyser * also move to the new location. 228a4145534SPeter Tyser */ 229a4145534SPeter Tyser if (CONFIG_SYS_CS0_BASE != 0) 230a4145534SPeter Tyser setvbr(CONFIG_SYS_CS0_BASE); 231a4145534SPeter Tyser 232a4145534SPeter Tyser icache_enable(); 233a4145534SPeter Tyser } 234a4145534SPeter Tyser 235a4145534SPeter Tyser /* 236a4145534SPeter Tyser * initialize higher level parts of CPU like timers 237a4145534SPeter Tyser */ 238a4145534SPeter Tyser int cpu_init_r(void) 239a4145534SPeter Tyser { 240a4145534SPeter Tyser #ifdef CONFIG_MCFRTC 241198cafbfSAlison Wang rtc_t *rtc = (rtc_t *)(CONFIG_SYS_MCFRTC_BASE); 242198cafbfSAlison Wang rtcex_t *rtcex = (rtcex_t *)&rtc->extended; 243a4145534SPeter Tyser 244198cafbfSAlison Wang out_be32(&rtcex->gocu, (CONFIG_SYS_RTC_OSCILLATOR >> 16) & 0xffff); 245198cafbfSAlison Wang out_be32(&rtcex->gocl, CONFIG_SYS_RTC_OSCILLATOR & 0xffff); 246a4145534SPeter Tyser #endif 247a4145534SPeter Tyser 248a4145534SPeter Tyser return (0); 249a4145534SPeter Tyser } 250a4145534SPeter Tyser 251a4145534SPeter Tyser void uart_port_conf(int port) 252a4145534SPeter Tyser { 253198cafbfSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 25445370e18SAlison Wang #ifdef CONFIG_MCF5441x 25545370e18SAlison Wang pm_t *pm = (pm_t *) MMAP_PM; 25645370e18SAlison Wang #endif 257a4145534SPeter Tyser 258a4145534SPeter Tyser /* Setup Ports: */ 259a4145534SPeter Tyser switch (port) { 26045370e18SAlison Wang #ifdef CONFIG_MCF5441x 26145370e18SAlison Wang case 0: 26245370e18SAlison Wang /* UART0 */ 26345370e18SAlison Wang out_8(&pm->pmcr0, 24); 26445370e18SAlison Wang clrbits_8(&gpio->par_uart0, 26545370e18SAlison Wang ~(GPIO_PAR_UART0_U0RXD_MASK | GPIO_PAR_UART0_U0TXD_MASK)); 26645370e18SAlison Wang setbits_8(&gpio->par_uart0, 26745370e18SAlison Wang GPIO_PAR_UART0_U0RXD_U0RXD | GPIO_PAR_UART0_U0TXD_U0TXD); 26845370e18SAlison Wang break; 26945370e18SAlison Wang case 1: 27045370e18SAlison Wang /* UART1 */ 27145370e18SAlison Wang out_8(&pm->pmcr0, 25); 27245370e18SAlison Wang clrbits_8(&gpio->par_uart1, 27345370e18SAlison Wang ~(GPIO_PAR_UART1_U1RXD_MASK | GPIO_PAR_UART1_U1TXD_MASK)); 27445370e18SAlison Wang setbits_8(&gpio->par_uart1, 27545370e18SAlison Wang GPIO_PAR_UART1_U1RXD_U1RXD | GPIO_PAR_UART1_U1TXD_U1TXD); 27645370e18SAlison Wang break; 27745370e18SAlison Wang case 2: 27845370e18SAlison Wang /* UART2 */ 27945370e18SAlison Wang out_8(&pm->pmcr0, 26); 28045370e18SAlison Wang clrbits_8(&gpio->par_uart2, 28145370e18SAlison Wang ~(GPIO_PAR_UART2_U2RXD_MASK | GPIO_PAR_UART2_U2TXD_MASK)); 28245370e18SAlison Wang setbits_8(&gpio->par_uart2, 28345370e18SAlison Wang GPIO_PAR_UART2_U2RXD_U2RXD | GPIO_PAR_UART2_U2TXD_U2TXD); 28445370e18SAlison Wang break; 28545370e18SAlison Wang case 3: 28645370e18SAlison Wang /* UART3 */ 28745370e18SAlison Wang out_8(&pm->pmcr0, 27); 28845370e18SAlison Wang clrbits_8(&gpio->par_dspi0, 28945370e18SAlison Wang ~(GPIO_PAR_DSPI0_SIN_MASK | GPIO_PAR_DSPI0_SOUT_MASK)); 29045370e18SAlison Wang setbits_8(&gpio->par_dspi0, 29145370e18SAlison Wang GPIO_PAR_DSPI0_SIN_U3RXD | GPIO_PAR_DSPI0_SOUT_U3TXD); 29245370e18SAlison Wang break; 29345370e18SAlison Wang case 4: 29445370e18SAlison Wang /* UART4 */ 29545370e18SAlison Wang out_8(&pm->pmcr1, 24); 29645370e18SAlison Wang clrbits_8(&gpio->par_uart0, 29745370e18SAlison Wang ~(GPIO_PAR_UART0_U0CTS_MASK | GPIO_PAR_UART0_U0RTS_MASK)); 29845370e18SAlison Wang setbits_8(&gpio->par_uart0, 29945370e18SAlison Wang GPIO_PAR_UART0_U0CTS_U4TXD | GPIO_PAR_UART0_U0RTS_U4RXD); 30045370e18SAlison Wang break; 30145370e18SAlison Wang case 5: 30245370e18SAlison Wang /* UART5 */ 30345370e18SAlison Wang out_8(&pm->pmcr1, 25); 30445370e18SAlison Wang clrbits_8(&gpio->par_uart1, 30545370e18SAlison Wang ~(GPIO_PAR_UART1_U1CTS_MASK | GPIO_PAR_UART1_U1RTS_MASK)); 30645370e18SAlison Wang setbits_8(&gpio->par_uart1, 30745370e18SAlison Wang GPIO_PAR_UART1_U1CTS_U5TXD | GPIO_PAR_UART1_U1RTS_U5RXD); 30845370e18SAlison Wang break; 30945370e18SAlison Wang case 6: 31045370e18SAlison Wang /* UART6 */ 31145370e18SAlison Wang out_8(&pm->pmcr1, 26); 31245370e18SAlison Wang clrbits_8(&gpio->par_uart2, 31345370e18SAlison Wang ~(GPIO_PAR_UART2_U2CTS_MASK | GPIO_PAR_UART2_U2RTS_MASK)); 31445370e18SAlison Wang setbits_8(&gpio->par_uart2, 31545370e18SAlison Wang GPIO_PAR_UART2_U2CTS_U6TXD | GPIO_PAR_UART2_U2RTS_U6RXD); 31645370e18SAlison Wang break; 31745370e18SAlison Wang case 7: 31845370e18SAlison Wang /* UART7 */ 31945370e18SAlison Wang out_8(&pm->pmcr1, 27); 32045370e18SAlison Wang clrbits_8(&gpio->par_ssi0h, ~GPIO_PAR_SSI0H_RXD_MASK); 32145370e18SAlison Wang clrbits_8(&gpio->par_ssi0l, ~GPIO_PAR_SSI0L_BCLK_MASK); 32245370e18SAlison Wang setbits_8(&gpio->par_ssi0h, GPIO_PAR_SSI0H_FS_U7TXD); 32345370e18SAlison Wang setbits_8(&gpio->par_ssi0l, GPIO_PAR_SSI0L_BCLK_U7RXD); 32445370e18SAlison Wang break; 32545370e18SAlison Wang case 8: 32645370e18SAlison Wang /* UART8 */ 32745370e18SAlison Wang out_8(&pm->pmcr0, 28); 32845370e18SAlison Wang clrbits_8(&gpio->par_cani2c, 32945370e18SAlison Wang ~(GPIO_PAR_CANI2C_I2C0SCL_MASK | GPIO_PAR_CANI2C_I2C0SDA_MASK)); 33045370e18SAlison Wang setbits_8(&gpio->par_cani2c, 33145370e18SAlison Wang GPIO_PAR_CANI2C_I2C0SCL_U8TXD | GPIO_PAR_CANI2C_I2C0SDA_U8RXD); 33245370e18SAlison Wang break; 33345370e18SAlison Wang case 9: 33445370e18SAlison Wang /* UART9 */ 33545370e18SAlison Wang out_8(&pm->pmcr1, 29); 33645370e18SAlison Wang clrbits_8(&gpio->par_cani2c, 33745370e18SAlison Wang ~(GPIO_PAR_CANI2C_CAN1TX_MASK | GPIO_PAR_CANI2C_CAN1RX_MASK)); 33845370e18SAlison Wang setbits_8(&gpio->par_cani2c, 33945370e18SAlison Wang GPIO_PAR_CANI2C_CAN1TX_U9TXD | GPIO_PAR_CANI2C_CAN1RX_U9RXD); 34045370e18SAlison Wang break; 34145370e18SAlison Wang #endif 34245370e18SAlison Wang #ifdef CONFIG_MCF5445x 343a4145534SPeter Tyser case 0: 344198cafbfSAlison Wang clrbits_8(&gpio->par_uart, 345198cafbfSAlison Wang GPIO_PAR_UART_U0TXD_U0TXD | GPIO_PAR_UART_U0RXD_U0RXD); 346198cafbfSAlison Wang setbits_8(&gpio->par_uart, 347198cafbfSAlison Wang GPIO_PAR_UART_U0TXD_U0TXD | GPIO_PAR_UART_U0RXD_U0RXD); 348a4145534SPeter Tyser break; 349a4145534SPeter Tyser case 1: 350a4145534SPeter Tyser #ifdef CONFIG_SYS_UART1_PRI_GPIO 351198cafbfSAlison Wang clrbits_8(&gpio->par_uart, 352198cafbfSAlison Wang GPIO_PAR_UART_U1TXD_U1TXD | GPIO_PAR_UART_U1RXD_U1RXD); 353198cafbfSAlison Wang setbits_8(&gpio->par_uart, 354198cafbfSAlison Wang GPIO_PAR_UART_U1TXD_U1TXD | GPIO_PAR_UART_U1RXD_U1RXD); 355a4145534SPeter Tyser #elif defined(CONFIG_SYS_UART1_ALT1_GPIO) 356198cafbfSAlison Wang clrbits_be16(&gpio->par_ssi, 357198cafbfSAlison Wang ~(GPIO_PAR_SSI_SRXD_UNMASK | GPIO_PAR_SSI_STXD_UNMASK)); 358198cafbfSAlison Wang setbits_be16(&gpio->par_ssi, 359198cafbfSAlison Wang GPIO_PAR_SSI_SRXD_U1RXD | GPIO_PAR_SSI_STXD_U1TXD); 360a4145534SPeter Tyser #endif 361a4145534SPeter Tyser break; 362a4145534SPeter Tyser case 2: 363a4145534SPeter Tyser #if defined(CONFIG_SYS_UART2_ALT1_GPIO) 364198cafbfSAlison Wang clrbits_8(&gpio->par_timer, 365198cafbfSAlison Wang ~(GPIO_PAR_TIMER_T3IN_UNMASK | GPIO_PAR_TIMER_T2IN_UNMASK)); 366198cafbfSAlison Wang setbits_8(&gpio->par_timer, 367198cafbfSAlison Wang GPIO_PAR_TIMER_T3IN_U2RXD | GPIO_PAR_TIMER_T2IN_U2TXD); 368a4145534SPeter Tyser #elif defined(CONFIG_SYS_UART2_ALT2_GPIO) 369198cafbfSAlison Wang clrbits_8(&gpio->par_timer, 370198cafbfSAlison Wang ~(GPIO_PAR_FECI2C_SCL_UNMASK | GPIO_PAR_FECI2C_SDA_UNMASK)); 371198cafbfSAlison Wang setbits_8(&gpio->par_timer, 372198cafbfSAlison Wang GPIO_PAR_FECI2C_SCL_U2TXD | GPIO_PAR_FECI2C_SDA_U2RXD); 373a4145534SPeter Tyser #endif 374a4145534SPeter Tyser break; 37545370e18SAlison Wang #endif /* CONFIG_MCF5445x */ 376a4145534SPeter Tyser } 377a4145534SPeter Tyser } 378a4145534SPeter Tyser 379a4145534SPeter Tyser #if defined(CONFIG_CMD_NET) 380a4145534SPeter Tyser int fecpin_setclear(struct eth_device *dev, int setclear) 381a4145534SPeter Tyser { 382198cafbfSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 383a4145534SPeter Tyser struct fec_info_s *info = (struct fec_info_s *)dev->priv; 384a4145534SPeter Tyser 38545370e18SAlison Wang #ifdef CONFIG_MCF5445x 386a4145534SPeter Tyser if (setclear) { 387ae490997SWolfgang Wegner #ifdef CONFIG_SYS_FEC_NO_SHARED_PHY 388ae490997SWolfgang Wegner if (info->iobase == CONFIG_SYS_FEC0_IOBASE) 389198cafbfSAlison Wang setbits_be16(&gpio->par_feci2c, 390198cafbfSAlison Wang GPIO_PAR_FECI2C_MDC0_MDC0 | 391ae490997SWolfgang Wegner GPIO_PAR_FECI2C_MDIO0_MDIO0); 392ae490997SWolfgang Wegner else 393198cafbfSAlison Wang setbits_be16(&gpio->par_feci2c, 394198cafbfSAlison Wang GPIO_PAR_FECI2C_MDC1_MDC1 | 395ae490997SWolfgang Wegner GPIO_PAR_FECI2C_MDIO1_MDIO1); 396ae490997SWolfgang Wegner #else 397198cafbfSAlison Wang setbits_be16(&gpio->par_feci2c, 398198cafbfSAlison Wang GPIO_PAR_FECI2C_MDC0_MDC0 | GPIO_PAR_FECI2C_MDIO0_MDIO0); 399ae490997SWolfgang Wegner #endif 400a4145534SPeter Tyser 401a4145534SPeter Tyser if (info->iobase == CONFIG_SYS_FEC0_IOBASE) 402198cafbfSAlison Wang setbits_8(&gpio->par_fec, GPIO_PAR_FEC_FEC0_RMII_GPIO); 403a4145534SPeter Tyser else 404198cafbfSAlison Wang setbits_8(&gpio->par_fec, GPIO_PAR_FEC_FEC1_RMII_ATA); 405a4145534SPeter Tyser } else { 406198cafbfSAlison Wang clrbits_be16(&gpio->par_feci2c, 407198cafbfSAlison Wang GPIO_PAR_FECI2C_MDC0_MDC0 | GPIO_PAR_FECI2C_MDIO0_MDIO0); 408a4145534SPeter Tyser 409adf55679SWolfgang Wegner if (info->iobase == CONFIG_SYS_FEC0_IOBASE) { 410adf55679SWolfgang Wegner #ifdef CONFIG_SYS_FEC_FULL_MII 411198cafbfSAlison Wang setbits_8(&gpio->par_fec, GPIO_PAR_FEC_FEC0_MII); 412adf55679SWolfgang Wegner #else 413198cafbfSAlison Wang clrbits_8(&gpio->par_fec, ~GPIO_PAR_FEC_FEC0_UNMASK); 414adf55679SWolfgang Wegner #endif 415adf55679SWolfgang Wegner } else { 416adf55679SWolfgang Wegner #ifdef CONFIG_SYS_FEC_FULL_MII 417198cafbfSAlison Wang setbits_8(&gpio->par_fec, GPIO_PAR_FEC_FEC1_MII); 418adf55679SWolfgang Wegner #else 419198cafbfSAlison Wang clrbits_8(&gpio->par_fec, ~GPIO_PAR_FEC_FEC1_UNMASK); 420adf55679SWolfgang Wegner #endif 421adf55679SWolfgang Wegner } 422a4145534SPeter Tyser } 42345370e18SAlison Wang #endif /* CONFIG_MCF5445x */ 42445370e18SAlison Wang 42545370e18SAlison Wang #ifdef CONFIG_MCF5441x 42645370e18SAlison Wang if (setclear) { 42745370e18SAlison Wang out_8(&gpio->par_fec, 0x03); 42845370e18SAlison Wang out_8(&gpio->srcr_fec, 0x0F); 42945370e18SAlison Wang clrsetbits_8(&gpio->par_simp0h, ~GPIO_PAR_SIMP0H_DAT_MASK, 43045370e18SAlison Wang GPIO_PAR_SIMP0H_DAT_GPIO); 43145370e18SAlison Wang clrsetbits_8(&gpio->pddr_g, ~GPIO_PDDR_G4_MASK, 43245370e18SAlison Wang GPIO_PDDR_G4_OUTPUT); 43345370e18SAlison Wang clrbits_8(&gpio->podr_g, ~GPIO_PODR_G4_MASK); 43445370e18SAlison Wang 43545370e18SAlison Wang } else 43645370e18SAlison Wang clrbits_8(&gpio->par_fec, ~GPIO_PAR_FEC_FEC_MASK); 43745370e18SAlison Wang #endif 438a4145534SPeter Tyser return 0; 439a4145534SPeter Tyser } 440a4145534SPeter Tyser #endif 441a4145534SPeter Tyser 442a4145534SPeter Tyser #ifdef CONFIG_CF_DSPI 443a4145534SPeter Tyser void cfspi_port_conf(void) 444a4145534SPeter Tyser { 445198cafbfSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 446a4145534SPeter Tyser 44745370e18SAlison Wang #ifdef CONFIG_MCF5445x 448198cafbfSAlison Wang out_8(&gpio->par_dspi, 449198cafbfSAlison Wang GPIO_PAR_DSPI_SIN_SIN | 450198cafbfSAlison Wang GPIO_PAR_DSPI_SOUT_SOUT | 451198cafbfSAlison Wang GPIO_PAR_DSPI_SCK_SCK); 45245370e18SAlison Wang #endif 45345370e18SAlison Wang 45445370e18SAlison Wang #ifdef CONFIG_MCF5441x 45545370e18SAlison Wang pm_t *pm = (pm_t *) MMAP_PM; 45645370e18SAlison Wang 45745370e18SAlison Wang out_8(&gpio->par_dspi0, 45845370e18SAlison Wang GPIO_PAR_DSPI0_SIN_DSPI0SIN | GPIO_PAR_DSPI0_SOUT_DSPI0SOUT | 45945370e18SAlison Wang GPIO_PAR_DSPI0_SCK_DSPI0SCK); 46045370e18SAlison Wang out_8(&gpio->srcr_dspiow, 3); 46145370e18SAlison Wang 46245370e18SAlison Wang /* DSPI0 */ 46345370e18SAlison Wang out_8(&pm->pmcr0, 23); 46445370e18SAlison Wang #endif 465a4145534SPeter Tyser } 466a4145534SPeter Tyser 467a4145534SPeter Tyser int cfspi_claim_bus(uint bus, uint cs) 468a4145534SPeter Tyser { 469198cafbfSAlison Wang dspi_t *dspi = (dspi_t *) MMAP_DSPI; 470198cafbfSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 471a4145534SPeter Tyser 472198cafbfSAlison Wang if ((in_be32(&dspi->sr) & DSPI_SR_TXRXS) != DSPI_SR_TXRXS) 473a4145534SPeter Tyser return -1; 474a4145534SPeter Tyser 475a4145534SPeter Tyser /* Clear FIFO and resume transfer */ 476198cafbfSAlison Wang clrbits_be32(&dspi->mcr, DSPI_MCR_CTXF | DSPI_MCR_CRXF); 477a4145534SPeter Tyser 47845370e18SAlison Wang #ifdef CONFIG_MCF5445x 479a4145534SPeter Tyser switch (cs) { 480a4145534SPeter Tyser case 0: 481198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS0_PCS0); 482198cafbfSAlison Wang setbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS0_PCS0); 483a4145534SPeter Tyser break; 484a4145534SPeter Tyser case 1: 485198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS1_PCS1); 486198cafbfSAlison Wang setbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS1_PCS1); 487a4145534SPeter Tyser break; 488a4145534SPeter Tyser case 2: 489198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS2_PCS2); 490198cafbfSAlison Wang setbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS2_PCS2); 491a4145534SPeter Tyser break; 492e9b43caeSWolfgang Wegner case 3: 493198cafbfSAlison Wang clrbits_8(&gpio->par_dma, ~GPIO_PAR_DMA_DACK0_UNMASK); 494198cafbfSAlison Wang setbits_8(&gpio->par_dma, GPIO_PAR_DMA_DACK0_PCS3); 495e9b43caeSWolfgang Wegner break; 496a4145534SPeter Tyser case 5: 497198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS5_PCS5); 498198cafbfSAlison Wang setbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS5_PCS5); 499a4145534SPeter Tyser break; 500a4145534SPeter Tyser } 50145370e18SAlison Wang #endif 50245370e18SAlison Wang 50345370e18SAlison Wang #ifdef CONFIG_MCF5441x 50445370e18SAlison Wang switch (cs) { 50545370e18SAlison Wang case 0: 50645370e18SAlison Wang clrbits_8(&gpio->par_dspi0, ~GPIO_PAR_DSPI0_PCS0_MASK); 50745370e18SAlison Wang setbits_8(&gpio->par_dspi0, GPIO_PAR_DSPI0_PCS0_DSPI0PCS0); 50845370e18SAlison Wang break; 50945370e18SAlison Wang case 1: 51045370e18SAlison Wang clrbits_8(&gpio->par_dspiow, GPIO_PAR_DSPIOW_DSPI0PSC1); 51145370e18SAlison Wang setbits_8(&gpio->par_dspiow, GPIO_PAR_DSPIOW_DSPI0PSC1); 51245370e18SAlison Wang break; 51345370e18SAlison Wang } 51445370e18SAlison Wang #endif 515a4145534SPeter Tyser 516a4145534SPeter Tyser return 0; 517a4145534SPeter Tyser } 518a4145534SPeter Tyser 519a4145534SPeter Tyser void cfspi_release_bus(uint bus, uint cs) 520a4145534SPeter Tyser { 521198cafbfSAlison Wang dspi_t *dspi = (dspi_t *) MMAP_DSPI; 522198cafbfSAlison Wang gpio_t *gpio = (gpio_t *) MMAP_GPIO; 523a4145534SPeter Tyser 524198cafbfSAlison Wang /* Clear FIFO */ 525198cafbfSAlison Wang clrbits_be32(&dspi->mcr, DSPI_MCR_CTXF | DSPI_MCR_CRXF); 526a4145534SPeter Tyser 52745370e18SAlison Wang #ifdef CONFIG_MCF5445x 528a4145534SPeter Tyser switch (cs) { 529a4145534SPeter Tyser case 0: 530198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS0_PCS0); 531a4145534SPeter Tyser break; 532a4145534SPeter Tyser case 1: 533198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS1_PCS1); 534a4145534SPeter Tyser break; 535a4145534SPeter Tyser case 2: 536198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS2_PCS2); 537a4145534SPeter Tyser break; 538e9b43caeSWolfgang Wegner case 3: 539198cafbfSAlison Wang clrbits_8(&gpio->par_dma, ~GPIO_PAR_DMA_DACK0_UNMASK); 540e9b43caeSWolfgang Wegner break; 541a4145534SPeter Tyser case 5: 542198cafbfSAlison Wang clrbits_8(&gpio->par_dspi, GPIO_PAR_DSPI_PCS5_PCS5); 543a4145534SPeter Tyser break; 544a4145534SPeter Tyser } 54545370e18SAlison Wang #endif 54645370e18SAlison Wang 54745370e18SAlison Wang #ifdef CONFIG_MCF5441x 54845370e18SAlison Wang if (cs == 1) 54945370e18SAlison Wang clrbits_8(&gpio->par_dspiow, GPIO_PAR_DSPIOW_DSPI0PSC1); 55045370e18SAlison Wang #endif 551a4145534SPeter Tyser } 552a4145534SPeter Tyser #endif 553