xref: /openbmc/u-boot/arch/m68k/cpu/mcf5227x/start.S (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini/* SPDX-License-Identifier: GPL-2.0+ */
2a4145534SPeter Tyser/*
3a4145534SPeter Tyser * Copyright (C) 2003	Josef Baumgartner <josef.baumgartner@telex.de>
4a4145534SPeter Tyser * Based on code from Bernhard Kuhn <bkuhn@metrowerks.com>
5a4145534SPeter Tyser */
6a4145534SPeter Tyser
725ddd1fbSWolfgang Denk#include <asm-offsets.h>
8a4145534SPeter Tyser#include <config.h>
9a4145534SPeter Tyser#include "version.h"
10a4145534SPeter Tyser#include <asm/cache.h>
11a4145534SPeter Tyser
12a4145534SPeter Tyser#define _START	_start
13a4145534SPeter Tyser#define _FAULT	_fault
14a4145534SPeter Tyser
15a4145534SPeter Tyser#define SAVE_ALL						\
16a4145534SPeter Tyser	move.w	#0x2700,%sr;		/* disable intrs */	\
17a4145534SPeter Tyser	subl	#60,%sp;		/* space for 15 regs */ \
18a4145534SPeter Tyser	moveml	%d0-%d7/%a0-%a6,%sp@;
19a4145534SPeter Tyser
20a4145534SPeter Tyser#define RESTORE_ALL						\
21a4145534SPeter Tyser	moveml	%sp@,%d0-%d7/%a0-%a6;				\
22a4145534SPeter Tyser	addl	#60,%sp;		/* space for 15 regs */ \
23a4145534SPeter Tyser	rte;
24a4145534SPeter Tyser
25a4145534SPeter Tyser#if defined(CONFIG_CF_SBF)
265c928d02SAngelo Dureghello#define ASM_DRAMINIT	(asm_dram_init - CONFIG_SYS_TEXT_BASE + \
275c928d02SAngelo Dureghello	CONFIG_SYS_INIT_RAM_ADDR)
285c928d02SAngelo Dureghello#define ASM_SBF_IMG_HDR	(asm_sbf_img_hdr - CONFIG_SYS_TEXT_BASE + \
295c928d02SAngelo Dureghello	CONFIG_SYS_INIT_RAM_ADDR)
30a4145534SPeter Tyser#endif
31a4145534SPeter Tyser
32a4145534SPeter Tyser.text
335c928d02SAngelo Dureghello
34a4145534SPeter Tyser/*
35a4145534SPeter Tyser * Vector table. This is used for initial platform startup.
36a4145534SPeter Tyser * These vectors are to catch any un-intended traps.
37a4145534SPeter Tyser */
38a4145534SPeter Tyser_vectors:
39a4145534SPeter Tyser#if defined(CONFIG_CF_SBF)
40a4145534SPeter TyserINITSP:	.long	0			/* Initial SP	*/
41a4145534SPeter TyserINITPC:	.long	ASM_DRAMINIT		/* Initial PC 	*/
42a4145534SPeter Tyser#else
43a4145534SPeter TyserINITSP:	.long	0			/* Initial SP	*/
44a4145534SPeter TyserINITPC:	.long	_START			/* Initial PC 	*/
45a4145534SPeter Tyser#endif
46a4145534SPeter Tyser
475c928d02SAngelo Dureghellovector02_0F:
485c928d02SAngelo Dureghello.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
495c928d02SAngelo Dureghello.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
50a4145534SPeter Tyser
51a4145534SPeter Tyser/* Reserved */
52a4145534SPeter Tyservector10_17:
53a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
54a4145534SPeter Tyser
555c928d02SAngelo Dureghellovector18_1F:
565c928d02SAngelo Dureghello.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
57a4145534SPeter Tyser
58a4145534SPeter Tyser#if !defined(CONFIG_CF_SBF)
59a4145534SPeter Tyser/* TRAP #0 - #15 */
60a4145534SPeter Tyservector20_2F:
61a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
62a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
63a4145534SPeter Tyser
64a4145534SPeter Tyser/* Reserved	*/
65a4145534SPeter Tyservector30_3F:
66a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
67a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
68a4145534SPeter Tyser
69a4145534SPeter Tyservector64_127:
70a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
71a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
72a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
73a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
74a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
75a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
76a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
77a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
78a4145534SPeter Tyser
79a4145534SPeter Tyservector128_191:
80a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
81a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
82a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
83a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
84a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
85a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
86a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
87a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
88a4145534SPeter Tyser
89a4145534SPeter Tyservector192_255:
90a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
91a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
92a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
93a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
94a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
95a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
96a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
97a4145534SPeter Tyser.long	_FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
98a4145534SPeter Tyser#endif
99a4145534SPeter Tyser
100a4145534SPeter Tyser#if defined(CONFIG_CF_SBF)
101a4145534SPeter Tyser	/* Image header: chksum 4 bytes, len 4 bytes, img dest 4 bytes */
102a4145534SPeter Tyserasm_sbf_img_hdr:
103a4145534SPeter Tyser	.long	0x00000000		/* checksum, not yet implemented */
104a4145534SPeter Tyser	.long	0x00020000		/* image length */
10514d0a02aSWolfgang Denk	.long	CONFIG_SYS_TEXT_BASE	/* image to be relocated at */
106a4145534SPeter Tyser
107a4145534SPeter Tyserasm_dram_init:
108a4145534SPeter Tyser	move.l	#(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_CTRL), %d0
109a4145534SPeter Tyser	movec	%d0, %RAMBAR1		/* init Rambar */
1105c928d02SAngelo Dureghello
111a4145534SPeter Tyser	move.l	#(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET), %sp
112a4145534SPeter Tyser	clr.l	%sp@-
113a4145534SPeter Tyser
114a4145534SPeter Tyser	/* Must disable global address */
115a4145534SPeter Tyser	move.l	#0xFC008000, %a1
116a4145534SPeter Tyser	move.l	#(CONFIG_SYS_CS0_BASE), (%a1)
117a4145534SPeter Tyser	move.l	#0xFC008008, %a1
118a4145534SPeter Tyser	move.l	#(CONFIG_SYS_CS0_CTRL), (%a1)
119a4145534SPeter Tyser	move.l	#0xFC008004, %a1
120a4145534SPeter Tyser	move.l	#(CONFIG_SYS_CS0_MASK), (%a1)
121a4145534SPeter Tyser
122a4145534SPeter Tyser	/*
123a4145534SPeter Tyser	 * Dram Initialization
124a4145534SPeter Tyser	 * a1, a2, and d0
125a4145534SPeter Tyser	 */
126a4145534SPeter Tyser	move.l	#0xFC0A4074, %a1
127a4145534SPeter Tyser	move.b	#(CONFIG_SYS_SDRAM_DRV_STRENGTH), (%a1)
128a4145534SPeter Tyser	nop
129a4145534SPeter Tyser
130a4145534SPeter Tyser	/* SDRAM Chip 0 and 1 */
131a4145534SPeter Tyser	move.l	#0xFC0B8110, %a1
132a4145534SPeter Tyser	move.l	#0xFC0B8114, %a2
133a4145534SPeter Tyser
134a4145534SPeter Tyser	/* calculate the size */
135a4145534SPeter Tyser	move.l	#0x13, %d1
136a4145534SPeter Tyser	move.l	#(CONFIG_SYS_SDRAM_SIZE), %d2
137a4145534SPeter Tyser#ifdef CONFIG_SYS_SDRAM_BASE1
138a4145534SPeter Tyser	lsr.l	#1, %d2
139a4145534SPeter Tyser#endif
140a4145534SPeter Tyser
141a4145534SPeter Tyserdramsz_loop:
142a4145534SPeter Tyser	lsr.l	#1, %d2
143a4145534SPeter Tyser	add.l	#1, %d1
144a4145534SPeter Tyser	cmp.l	#1, %d2
145a4145534SPeter Tyser	bne	dramsz_loop
146a4145534SPeter Tyser
147a4145534SPeter Tyser	/* SDRAM Chip 0 and 1 */
148a4145534SPeter Tyser	move.l	#(CONFIG_SYS_SDRAM_BASE), (%a1)
149a4145534SPeter Tyser	or.l	%d1, (%a1)
150a4145534SPeter Tyser#ifdef CONFIG_SYS_SDRAM_BASE1
151a4145534SPeter Tyser	move.l	#(CONFIG_SYS_SDRAM_BASE1), (%a2)
152a4145534SPeter Tyser	or.l	%d1, (%a2)
153a4145534SPeter Tyser#endif
154a4145534SPeter Tyser	nop
155a4145534SPeter Tyser
156a4145534SPeter Tyser	/* dram cfg1 and cfg2 */
157a4145534SPeter Tyser	move.l	#0xFC0B8008, %a1
158a4145534SPeter Tyser	move.l	#(CONFIG_SYS_SDRAM_CFG1), (%a1)
159a4145534SPeter Tyser	nop
160a4145534SPeter Tyser	move.l	#0xFC0B800C, %a2
161a4145534SPeter Tyser	move.l	#(CONFIG_SYS_SDRAM_CFG2), (%a2)
162a4145534SPeter Tyser	nop
163a4145534SPeter Tyser
164a4145534SPeter Tyser	move.l	#0xFC0B8000, %a1	/* Mode */
165a4145534SPeter Tyser	move.l	#0xFC0B8004, %a2	/* Ctrl */
166a4145534SPeter Tyser
167a4145534SPeter Tyser	/* Issue PALL */
168a4145534SPeter Tyser	move.l	#(CONFIG_SYS_SDRAM_CTRL + 2), (%a2)
169a4145534SPeter Tyser	nop
170a4145534SPeter Tyser
171a4145534SPeter Tyser	/* Issue LEMR */
172a4145534SPeter Tyser	move.l	#(CONFIG_SYS_SDRAM_MODE), (%a1)
173a4145534SPeter Tyser	nop
174a4145534SPeter Tyser	move.l	#(CONFIG_SYS_SDRAM_EMOD), (%a1)
175a4145534SPeter Tyser	nop
176a4145534SPeter Tyser
177a4145534SPeter Tyser	move.l	#1000, %d0
178a4145534SPeter Tyserwait1000:
179a4145534SPeter Tyser	nop
180a4145534SPeter Tyser	subq.l	#1, %d0
181a4145534SPeter Tyser	bne	wait1000
182a4145534SPeter Tyser
183a4145534SPeter Tyser	/* Issue PALL */
184a4145534SPeter Tyser	move.l	#(CONFIG_SYS_SDRAM_CTRL + 2), (%a2)
185a4145534SPeter Tyser	nop
186a4145534SPeter Tyser
187a4145534SPeter Tyser	/* Perform two refresh cycles */
188a4145534SPeter Tyser	move.l	#(CONFIG_SYS_SDRAM_CTRL + 4), %d0
189a4145534SPeter Tyser	nop
190a4145534SPeter Tyser	move.l	%d0, (%a2)
191a4145534SPeter Tyser	move.l	%d0, (%a2)
192a4145534SPeter Tyser	nop
193a4145534SPeter Tyser
194a4145534SPeter Tyser	move.l	#(CONFIG_SYS_SDRAM_CTRL), %d0
195a4145534SPeter Tyser	and.l	#0x7FFFFFFF, %d0
196a4145534SPeter Tyser	or.l	#0x10000c00, %d0
197a4145534SPeter Tyser	move.l	%d0, (%a2)
198a4145534SPeter Tyser	nop
199a4145534SPeter Tyser
200a4145534SPeter Tyser	/*
201a4145534SPeter Tyser	 * DSPI Initialization
202a4145534SPeter Tyser	 * a0 - general, sram - 0x80008000 - 32, see M52277EVB.h
203a4145534SPeter Tyser	 * a1 - dspi status
204a4145534SPeter Tyser	 * a2 - dtfr
205a4145534SPeter Tyser	 * a3 - drfr
206a4145534SPeter Tyser	 * a4 - Dst addr
207a4145534SPeter Tyser	 */
208a4145534SPeter Tyser
209a4145534SPeter Tyser	/* Enable pins for DSPI mode - chip-selects are enabled later */
210a4145534SPeter Tyser	move.l	#0xFC0A4036, %a0
211a4145534SPeter Tyser	move.b	#0x3F, %d0
212a4145534SPeter Tyser	move.b	%d0, (%a0)
213a4145534SPeter Tyser
214a4145534SPeter Tyser	/* DSPI CS */
215a4145534SPeter Tyser#ifdef CONFIG_SYS_DSPI_CS0
216a4145534SPeter Tyser	move.b	(%a0), %d0
217a4145534SPeter Tyser	or.l	#0xC0, %d0
218a4145534SPeter Tyser	move.b	%d0, (%a0)
219a4145534SPeter Tyser#endif
220a4145534SPeter Tyser#ifdef CONFIG_SYS_DSPI_CS2
221a4145534SPeter Tyser	move.l	#0xFC0A4037, %a0
222a4145534SPeter Tyser	move.b	(%a0), %d0
223a4145534SPeter Tyser	or.l	#0x10, %d0
224a4145534SPeter Tyser	move.b	%d0, (%a0)
225a4145534SPeter Tyser#endif
226a4145534SPeter Tyser	nop
227a4145534SPeter Tyser
228a4145534SPeter Tyser	/* Configure DSPI module */
229a4145534SPeter Tyser	move.l	#0xFC05C000, %a0
230a4145534SPeter Tyser	move.l	#0x80FF0C00, (%a0)	/* Master, clear TX/RX FIFO */
231a4145534SPeter Tyser
232a4145534SPeter Tyser	move.l	#0xFC05C00C, %a0
233a4145534SPeter Tyser	move.l	#0x3E000011, (%a0)
234a4145534SPeter Tyser
235a4145534SPeter Tyser	move.l	#0xFC05C034, %a2	/* dtfr */
236a4145534SPeter Tyser	move.l	#0xFC05C03B, %a3	/* drfr */
237a4145534SPeter Tyser
238a4145534SPeter Tyser	move.l	#(ASM_SBF_IMG_HDR + 4), %a1
239a4145534SPeter Tyser	move.l	(%a1)+, %d5
240a4145534SPeter Tyser	move.l	(%a1), %a4
241a4145534SPeter Tyser
242a4145534SPeter Tyser	move.l	#(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_SBFHDR_DATA_OFFSET), %a0
243a4145534SPeter Tyser	move.l	#(CONFIG_SYS_SBFHDR_SIZE), %d4
244a4145534SPeter Tyser
245a4145534SPeter Tyser	move.l	#0xFC05C02C, %a1	/* dspi status */
246a4145534SPeter Tyser
247a4145534SPeter Tyser	/* Issue commands and address */
248a4145534SPeter Tyser	move.l	#0x8004000B, %d2	/* Fast Read Cmd */
249a4145534SPeter Tyser	jsr	asm_dspi_wr_status
250a4145534SPeter Tyser	jsr	asm_dspi_rd_status
251a4145534SPeter Tyser
252a4145534SPeter Tyser	move.l	#0x80040000, %d2	/* Address byte 2 */
253a4145534SPeter Tyser	jsr	asm_dspi_wr_status
254a4145534SPeter Tyser	jsr	asm_dspi_rd_status
255a4145534SPeter Tyser
256a4145534SPeter Tyser	move.l	#0x80040000, %d2	/* Address byte 1 */
257a4145534SPeter Tyser	jsr	asm_dspi_wr_status
258a4145534SPeter Tyser	jsr	asm_dspi_rd_status
259a4145534SPeter Tyser
260a4145534SPeter Tyser	move.l	#0x80040000, %d2	/* Address byte 0 */
261a4145534SPeter Tyser	jsr	asm_dspi_wr_status
262a4145534SPeter Tyser	jsr	asm_dspi_rd_status
263a4145534SPeter Tyser
264a4145534SPeter Tyser	move.l	#0x80040000, %d2	/* Dummy Wr and Rd */
265a4145534SPeter Tyser	jsr	asm_dspi_wr_status
266a4145534SPeter Tyser	jsr	asm_dspi_rd_status
267a4145534SPeter Tyser
268a4145534SPeter Tyser	/* Transfer serial boot header to sram */
269a4145534SPeter Tyserasm_dspi_rd_loop1:
270a4145534SPeter Tyser	move.l	#0x80040000, %d2
271a4145534SPeter Tyser	jsr	asm_dspi_wr_status
272a4145534SPeter Tyser	jsr	asm_dspi_rd_status
273a4145534SPeter Tyser
274a4145534SPeter Tyser	move.b	%d1, (%a0)		/* read, copy to dst */
275a4145534SPeter Tyser
276a4145534SPeter Tyser	add.l	#1, %a0			/* inc dst by 1 */
277a4145534SPeter Tyser	sub.l	#1, %d4			/* dec cnt by 1 */
278a4145534SPeter Tyser	bne	asm_dspi_rd_loop1
279a4145534SPeter Tyser
280a4145534SPeter Tyser	/* Transfer u-boot from serial flash to memory */
281a4145534SPeter Tyserasm_dspi_rd_loop2:
282a4145534SPeter Tyser	move.l	#0x80040000, %d2
283a4145534SPeter Tyser	jsr	asm_dspi_wr_status
284a4145534SPeter Tyser	jsr	asm_dspi_rd_status
285a4145534SPeter Tyser
286a4145534SPeter Tyser	move.b	%d1, (%a4)		/* read, copy to dst */
287a4145534SPeter Tyser
288a4145534SPeter Tyser	add.l	#1, %a4			/* inc dst by 1 */
289a4145534SPeter Tyser	sub.l	#1, %d5			/* dec cnt by 1 */
290a4145534SPeter Tyser	bne	asm_dspi_rd_loop2
291a4145534SPeter Tyser
292a4145534SPeter Tyser	move.l	#0x00040000, %d2	/* Terminate */
293a4145534SPeter Tyser	jsr	asm_dspi_wr_status
294a4145534SPeter Tyser	jsr	asm_dspi_rd_status
295a4145534SPeter Tyser
296a4145534SPeter Tyser	/* jump to memory and execute */
29714d0a02aSWolfgang Denk	move.l	#(CONFIG_SYS_TEXT_BASE + 0x400), %a0
298a4145534SPeter Tyser	move.l	%a0, (%a1)
299a4145534SPeter Tyser	jmp	(%a0)
300a4145534SPeter Tyser
301a4145534SPeter Tyserasm_dspi_wr_status:
302a4145534SPeter Tyser	move.l	(%a1), %d0		/* status */
303a4145534SPeter Tyser	and.l	#0x0000F000, %d0
304a4145534SPeter Tyser	cmp.l	#0x00003000, %d0
305a4145534SPeter Tyser	bgt	asm_dspi_wr_status
306a4145534SPeter Tyser
307a4145534SPeter Tyser	move.l	%d2, (%a2)
308a4145534SPeter Tyser	rts
309a4145534SPeter Tyser
310a4145534SPeter Tyserasm_dspi_rd_status:
311a4145534SPeter Tyser	move.l	(%a1), %d0		/* status */
312a4145534SPeter Tyser	and.l	#0x000000F0, %d0
313a4145534SPeter Tyser	lsr.l	#4, %d0
314a4145534SPeter Tyser	cmp.l	#0, %d0
315a4145534SPeter Tyser	beq	asm_dspi_rd_status
316a4145534SPeter Tyser
317a4145534SPeter Tyser	move.b	(%a3), %d1
318a4145534SPeter Tyser	rts
319a4145534SPeter Tyser#endif /* CONFIG_CF_SBF */
320a4145534SPeter Tyser
321a4145534SPeter Tyser.text
322a4145534SPeter Tyser	. = 0x400
323a4145534SPeter Tyser.globl _start
324a4145534SPeter Tyser_start:
325a4145534SPeter Tyser	nop
326a4145534SPeter Tyser	nop
327a4145534SPeter Tyser	move.w	#0x2700,%sr		/* Mask off Interrupt */
328a4145534SPeter Tyser
329a4145534SPeter Tyser	/* Set vector base register at the beginning of the Flash */
330a4145534SPeter Tyser#if defined(CONFIG_CF_SBF)
33114d0a02aSWolfgang Denk	move.l	#CONFIG_SYS_TEXT_BASE, %d0
332a4145534SPeter Tyser	movec	%d0, %VBR
333a4145534SPeter Tyser#else
334a4145534SPeter Tyser	move.l	#CONFIG_SYS_FLASH_BASE, %d0
335a4145534SPeter Tyser	movec	%d0, %VBR
336a4145534SPeter Tyser
337a4145534SPeter Tyser	move.l	#(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_CTRL), %d0
338a4145534SPeter Tyser	movec	%d0, %RAMBAR1
339a4145534SPeter Tyser#endif
340a4145534SPeter Tyser
341a4145534SPeter Tyser	/* invalidate and disable cache */
342a4145534SPeter Tyser	move.l	#CF_CACR_CINV, %d0	/* Invalidate cache cmd */
343a4145534SPeter Tyser	movec	%d0, %CACR		/* Invalidate cache */
344a4145534SPeter Tyser	move.l	#0, %d0
345a4145534SPeter Tyser	movec	%d0, %ACR0
346a4145534SPeter Tyser	movec	%d0, %ACR1
347a4145534SPeter Tyser
348a4145534SPeter Tyser	/* initialize general use internal ram */
349a4145534SPeter Tyser	move.l	#0, %d0
350a4145534SPeter Tyser	move.l	#(ICACHE_STATUS), %a1	/* icache */
351a4145534SPeter Tyser	move.l	#(DCACHE_STATUS), %a2	/* icache */
352a4145534SPeter Tyser	move.l	%d0, (%a1)
353a4145534SPeter Tyser	move.l	%d0, (%a2)
354a4145534SPeter Tyser
3555044c9ccSangelo@sysam.it	/* put relocation table address to a5 */
3565044c9ccSangelo@sysam.it	move.l	#__got_start, %a5
357a4145534SPeter Tyser
3585044c9ccSangelo@sysam.it	/* setup stack initially on top of internal static ram  */
3595044c9ccSangelo@sysam.it	move.l	#(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE), %sp
3605044c9ccSangelo@sysam.it
3615044c9ccSangelo@sysam.it	/*
3625044c9ccSangelo@sysam.it	 * if configured, malloc_f arena will be reserved first,
3635044c9ccSangelo@sysam.it	 * then (and always) gd struct space will be reserved
3645044c9ccSangelo@sysam.it	 */
3655044c9ccSangelo@sysam.it	move.l	%sp, -(%sp)
3665044c9ccSangelo@sysam.it	bsr	board_init_f_alloc_reserve
3675044c9ccSangelo@sysam.it
3685044c9ccSangelo@sysam.it	/* update stack and frame-pointers */
3695044c9ccSangelo@sysam.it	move.l	%d0, %sp
3705044c9ccSangelo@sysam.it	move.l	%sp, %fp
3715044c9ccSangelo@sysam.it
3725044c9ccSangelo@sysam.it	/* initialize reserved area */
3735044c9ccSangelo@sysam.it	move.l	%d0, -(%sp)
3745044c9ccSangelo@sysam.it	bsr	board_init_f_init_reserve
375a4145534SPeter Tyser
3765c928d02SAngelo Dureghello	/* run low-level CPU init code (from flash) */
3775c928d02SAngelo Dureghello	bsr	cpu_init_f
3785044c9ccSangelo@sysam.it	clr.l	%sp@-
3795c928d02SAngelo Dureghello
3805c928d02SAngelo Dureghello	/* run low-level board init code (from flash) */
3815c928d02SAngelo Dureghello	bsr	board_init_f
382a4145534SPeter Tyser
383a4145534SPeter Tyser	/* board_init_f() does not return */
384a4145534SPeter Tyser
3855c928d02SAngelo Dureghello/******************************************************************************/
386a4145534SPeter Tyser
387a4145534SPeter Tyser/*
388a4145534SPeter Tyser * void relocate_code (addr_sp, gd, addr_moni)
389a4145534SPeter Tyser *
390a4145534SPeter Tyser * This "function" does not return, instead it continues in RAM
391a4145534SPeter Tyser * after relocating the monitor code.
392a4145534SPeter Tyser *
393a4145534SPeter Tyser * r3 = dest
394a4145534SPeter Tyser * r4 = src
395a4145534SPeter Tyser * r5 = length in bytes
396a4145534SPeter Tyser * r6 = cachelinesize
397a4145534SPeter Tyser */
398a4145534SPeter Tyser.globl relocate_code
399a4145534SPeter Tyserrelocate_code:
400a4145534SPeter Tyser	link.w	%a6,#0
401a4145534SPeter Tyser	move.l	8(%a6), %sp		/* set new stack pointer */
402a4145534SPeter Tyser
403a4145534SPeter Tyser	move.l	12(%a6), %d0		/* Save copy of Global Data pointer */
404a4145534SPeter Tyser	move.l	16(%a6), %a0		/* Save copy of Destination Address */
405a4145534SPeter Tyser
406a4145534SPeter Tyser	move.l	#CONFIG_SYS_MONITOR_BASE, %a1
407a4145534SPeter Tyser	move.l	#__init_end, %a2
408a4145534SPeter Tyser	move.l	%a0, %a3
409a4145534SPeter Tyser
410a4145534SPeter Tyser	/* copy the code to RAM */
411a4145534SPeter Tyser1:
412a4145534SPeter Tyser	move.l	(%a1)+, (%a3)+
413a4145534SPeter Tyser	cmp.l	%a1,%a2
414a4145534SPeter Tyser	bgt.s	1b
415a4145534SPeter Tyser
416a4145534SPeter Tyser/*
417a4145534SPeter Tyser * We are done. Do not return, instead branch to second part of board
418a4145534SPeter Tyser * initialization, now running from RAM.
419a4145534SPeter Tyser */
420a4145534SPeter Tyser	move.l	%a0, %a1
421a4145534SPeter Tyser	add.l	#(in_ram - CONFIG_SYS_MONITOR_BASE), %a1
422a4145534SPeter Tyser	jmp	(%a1)
423a4145534SPeter Tyser
424a4145534SPeter Tyserin_ram:
425a4145534SPeter Tyser
426a4145534SPeter Tyserclear_bss:
427a4145534SPeter Tyser	/*
428a4145534SPeter Tyser	 * Now clear BSS segment
429a4145534SPeter Tyser	 */
430a4145534SPeter Tyser	move.l	%a0, %a1
431a4145534SPeter Tyser	add.l	#(_sbss - CONFIG_SYS_MONITOR_BASE),%a1
432a4145534SPeter Tyser	move.l	%a0, %d1
433a4145534SPeter Tyser	add.l	#(_ebss - CONFIG_SYS_MONITOR_BASE),%d1
434a4145534SPeter Tyser6:
435a4145534SPeter Tyser	clr.l	(%a1)+
436a4145534SPeter Tyser	cmp.l	%a1,%d1
437a4145534SPeter Tyser	bgt.s	6b
438a4145534SPeter Tyser
439a4145534SPeter Tyser	/*
440a4145534SPeter Tyser	 * fix got table in RAM
441a4145534SPeter Tyser	 */
442a4145534SPeter Tyser	move.l	%a0, %a1
443a4145534SPeter Tyser	add.l	#(__got_start - CONFIG_SYS_MONITOR_BASE),%a1
4445c928d02SAngelo Dureghello	move.l	%a1,%a5			/* fix got pointer register a5 */
445a4145534SPeter Tyser
446a4145534SPeter Tyser	move.l	%a0, %a2
447a4145534SPeter Tyser	add.l	#(__got_end - CONFIG_SYS_MONITOR_BASE),%a2
448a4145534SPeter Tyser
449a4145534SPeter Tyser7:
450a4145534SPeter Tyser	move.l	(%a1),%d1
451a4145534SPeter Tyser	sub.l	#_start,%d1
452a4145534SPeter Tyser	add.l	%a0,%d1
453a4145534SPeter Tyser	move.l	%d1,(%a1)+
454a4145534SPeter Tyser	cmp.l	%a2, %a1
455a4145534SPeter Tyser	bne	7b
456a4145534SPeter Tyser
457a4145534SPeter Tyser	/* calculate relative jump to board_init_r in ram */
458a4145534SPeter Tyser	move.l	%a0, %a1
459a4145534SPeter Tyser	add.l	#(board_init_r - CONFIG_SYS_MONITOR_BASE), %a1
460a4145534SPeter Tyser
461a4145534SPeter Tyser	/* set parameters for board_init_r */
462a4145534SPeter Tyser	move.l	%a0,-(%sp)		/* dest_addr */
463a4145534SPeter Tyser	move.l	%d0,-(%sp)		/* gd */
464a4145534SPeter Tyser	jsr	(%a1)
465a4145534SPeter Tyser
4665c928d02SAngelo Dureghello/******************************************************************************/
4675c928d02SAngelo Dureghello
468a4145534SPeter Tyser/* exception code */
469a4145534SPeter Tyser.globl _fault
470a4145534SPeter Tyser_fault:
47137d6cc31SMarek Vasut	bra	_fault
472a4145534SPeter Tyser
4735c928d02SAngelo Dureghello.globl _exc_handler
474a4145534SPeter Tyser_exc_handler:
475a4145534SPeter Tyser	SAVE_ALL
476a4145534SPeter Tyser	movel	%sp,%sp@-
477a4145534SPeter Tyser	bsr	exc_handler
478a4145534SPeter Tyser	addql	#4,%sp
479a4145534SPeter Tyser	RESTORE_ALL
480a4145534SPeter Tyser
481a4145534SPeter Tyser.globl _int_handler
482a4145534SPeter Tyser_int_handler:
483a4145534SPeter Tyser	SAVE_ALL
484a4145534SPeter Tyser	movel	%sp,%sp@-
485a4145534SPeter Tyser	bsr	int_handler
486a4145534SPeter Tyser	addql	#4,%sp
487a4145534SPeter Tyser	RESTORE_ALL
488a4145534SPeter Tyser
4895c928d02SAngelo Dureghello/******************************************************************************/
490a4145534SPeter Tyser
491a4145534SPeter Tyser.globl version_string
492a4145534SPeter Tyserversion_string:
49309c2e90cSAndreas Bießmann.ascii U_BOOT_VERSION_STRING, "\0"
494a4145534SPeter Tyser.align 4
495