xref: /openbmc/u-boot/arch/arm/mach-zynqmp/mp.c (revision ce0d1e48165fdd3bde4bb431f1d2e100b1617a6e)
1*274ccb5bSMichal Simek // SPDX-License-Identifier: GPL-2.0+
2*274ccb5bSMichal Simek /*
3*274ccb5bSMichal Simek  * (C) Copyright 2014 - 2015 Xilinx, Inc.
4*274ccb5bSMichal Simek  * Michal Simek <michal.simek@xilinx.com>
5*274ccb5bSMichal Simek  */
6*274ccb5bSMichal Simek 
7*274ccb5bSMichal Simek #include <common.h>
8*274ccb5bSMichal Simek #include <asm/arch/hardware.h>
9*274ccb5bSMichal Simek #include <asm/arch/sys_proto.h>
10*274ccb5bSMichal Simek #include <asm/io.h>
11*274ccb5bSMichal Simek 
12*274ccb5bSMichal Simek #define LOCK		0
13*274ccb5bSMichal Simek #define SPLIT		1
14*274ccb5bSMichal Simek 
15*274ccb5bSMichal Simek #define HALT		0
16*274ccb5bSMichal Simek #define RELEASE		1
17*274ccb5bSMichal Simek 
18*274ccb5bSMichal Simek #define ZYNQMP_BOOTADDR_HIGH_MASK		0xFFFFFFFF
19*274ccb5bSMichal Simek #define ZYNQMP_R5_HIVEC_ADDR			0xFFFF0000
20*274ccb5bSMichal Simek #define ZYNQMP_R5_LOVEC_ADDR			0x0
21*274ccb5bSMichal Simek #define ZYNQMP_RPU_CFG_CPU_HALT_MASK		0x01
22*274ccb5bSMichal Simek #define ZYNQMP_RPU_CFG_HIVEC_MASK		0x04
23*274ccb5bSMichal Simek #define ZYNQMP_RPU_GLBL_CTRL_SPLIT_LOCK_MASK	0x08
24*274ccb5bSMichal Simek #define ZYNQMP_RPU_GLBL_CTRL_TCM_COMB_MASK	0x40
25*274ccb5bSMichal Simek #define ZYNQMP_RPU_GLBL_CTRL_SLCLAMP_MASK	0x10
26*274ccb5bSMichal Simek 
27*274ccb5bSMichal Simek #define ZYNQMP_CRLAPB_RST_LPD_AMBA_RST_MASK	0x04
28*274ccb5bSMichal Simek #define ZYNQMP_CRLAPB_RST_LPD_R50_RST_MASK	0x01
29*274ccb5bSMichal Simek #define ZYNQMP_CRLAPB_RST_LPD_R51_RST_MASK	0x02
30*274ccb5bSMichal Simek #define ZYNQMP_CRLAPB_CPU_R5_CTRL_CLKACT_MASK	0x1000000
31*274ccb5bSMichal Simek 
32*274ccb5bSMichal Simek #define ZYNQMP_TCM_START_ADDRESS		0xFFE00000
33*274ccb5bSMichal Simek #define ZYNQMP_TCM_BOTH_SIZE			0x40000
34*274ccb5bSMichal Simek 
35*274ccb5bSMichal Simek #define ZYNQMP_CORE_APU0	0
36*274ccb5bSMichal Simek #define ZYNQMP_CORE_APU3	3
37*274ccb5bSMichal Simek 
38*274ccb5bSMichal Simek #define ZYNQMP_MAX_CORES	6
39*274ccb5bSMichal Simek 
is_core_valid(unsigned int core)40*274ccb5bSMichal Simek int is_core_valid(unsigned int core)
41*274ccb5bSMichal Simek {
42*274ccb5bSMichal Simek 	if (core < ZYNQMP_MAX_CORES)
43*274ccb5bSMichal Simek 		return 1;
44*274ccb5bSMichal Simek 
45*274ccb5bSMichal Simek 	return 0;
46*274ccb5bSMichal Simek }
47*274ccb5bSMichal Simek 
cpu_reset(u32 nr)48*274ccb5bSMichal Simek int cpu_reset(u32 nr)
49*274ccb5bSMichal Simek {
50*274ccb5bSMichal Simek 	puts("Feature is not implemented.\n");
51*274ccb5bSMichal Simek 	return 0;
52*274ccb5bSMichal Simek }
53*274ccb5bSMichal Simek 
set_r5_halt_mode(u8 halt,u8 mode)54*274ccb5bSMichal Simek static void set_r5_halt_mode(u8 halt, u8 mode)
55*274ccb5bSMichal Simek {
56*274ccb5bSMichal Simek 	u32 tmp;
57*274ccb5bSMichal Simek 
58*274ccb5bSMichal Simek 	tmp = readl(&rpu_base->rpu0_cfg);
59*274ccb5bSMichal Simek 	if (halt == HALT)
60*274ccb5bSMichal Simek 		tmp &= ~ZYNQMP_RPU_CFG_CPU_HALT_MASK;
61*274ccb5bSMichal Simek 	else
62*274ccb5bSMichal Simek 		tmp |= ZYNQMP_RPU_CFG_CPU_HALT_MASK;
63*274ccb5bSMichal Simek 	writel(tmp, &rpu_base->rpu0_cfg);
64*274ccb5bSMichal Simek 
65*274ccb5bSMichal Simek 	if (mode == LOCK) {
66*274ccb5bSMichal Simek 		tmp = readl(&rpu_base->rpu1_cfg);
67*274ccb5bSMichal Simek 		if (halt == HALT)
68*274ccb5bSMichal Simek 			tmp &= ~ZYNQMP_RPU_CFG_CPU_HALT_MASK;
69*274ccb5bSMichal Simek 		else
70*274ccb5bSMichal Simek 			tmp |= ZYNQMP_RPU_CFG_CPU_HALT_MASK;
71*274ccb5bSMichal Simek 		writel(tmp, &rpu_base->rpu1_cfg);
72*274ccb5bSMichal Simek 	}
73*274ccb5bSMichal Simek }
74*274ccb5bSMichal Simek 
set_r5_tcm_mode(u8 mode)75*274ccb5bSMichal Simek static void set_r5_tcm_mode(u8 mode)
76*274ccb5bSMichal Simek {
77*274ccb5bSMichal Simek 	u32 tmp;
78*274ccb5bSMichal Simek 
79*274ccb5bSMichal Simek 	tmp = readl(&rpu_base->rpu_glbl_ctrl);
80*274ccb5bSMichal Simek 	if (mode == LOCK) {
81*274ccb5bSMichal Simek 		tmp &= ~ZYNQMP_RPU_GLBL_CTRL_SPLIT_LOCK_MASK;
82*274ccb5bSMichal Simek 		tmp |= ZYNQMP_RPU_GLBL_CTRL_TCM_COMB_MASK |
83*274ccb5bSMichal Simek 		       ZYNQMP_RPU_GLBL_CTRL_SLCLAMP_MASK;
84*274ccb5bSMichal Simek 	} else {
85*274ccb5bSMichal Simek 		tmp |= ZYNQMP_RPU_GLBL_CTRL_SPLIT_LOCK_MASK;
86*274ccb5bSMichal Simek 		tmp &= ~(ZYNQMP_RPU_GLBL_CTRL_TCM_COMB_MASK |
87*274ccb5bSMichal Simek 		       ZYNQMP_RPU_GLBL_CTRL_SLCLAMP_MASK);
88*274ccb5bSMichal Simek 	}
89*274ccb5bSMichal Simek 
90*274ccb5bSMichal Simek 	writel(tmp, &rpu_base->rpu_glbl_ctrl);
91*274ccb5bSMichal Simek }
92*274ccb5bSMichal Simek 
set_r5_reset(u8 mode)93*274ccb5bSMichal Simek static void set_r5_reset(u8 mode)
94*274ccb5bSMichal Simek {
95*274ccb5bSMichal Simek 	u32 tmp;
96*274ccb5bSMichal Simek 
97*274ccb5bSMichal Simek 	tmp = readl(&crlapb_base->rst_lpd_top);
98*274ccb5bSMichal Simek 	tmp |= (ZYNQMP_CRLAPB_RST_LPD_AMBA_RST_MASK |
99*274ccb5bSMichal Simek 	       ZYNQMP_CRLAPB_RST_LPD_R50_RST_MASK);
100*274ccb5bSMichal Simek 
101*274ccb5bSMichal Simek 	if (mode == LOCK)
102*274ccb5bSMichal Simek 		tmp |= ZYNQMP_CRLAPB_RST_LPD_R51_RST_MASK;
103*274ccb5bSMichal Simek 
104*274ccb5bSMichal Simek 	writel(tmp, &crlapb_base->rst_lpd_top);
105*274ccb5bSMichal Simek }
106*274ccb5bSMichal Simek 
release_r5_reset(u8 mode)107*274ccb5bSMichal Simek static void release_r5_reset(u8 mode)
108*274ccb5bSMichal Simek {
109*274ccb5bSMichal Simek 	u32 tmp;
110*274ccb5bSMichal Simek 
111*274ccb5bSMichal Simek 	tmp = readl(&crlapb_base->rst_lpd_top);
112*274ccb5bSMichal Simek 	tmp &= ~(ZYNQMP_CRLAPB_RST_LPD_AMBA_RST_MASK |
113*274ccb5bSMichal Simek 	       ZYNQMP_CRLAPB_RST_LPD_R50_RST_MASK);
114*274ccb5bSMichal Simek 
115*274ccb5bSMichal Simek 	if (mode == LOCK)
116*274ccb5bSMichal Simek 		tmp &= ~ZYNQMP_CRLAPB_RST_LPD_R51_RST_MASK;
117*274ccb5bSMichal Simek 
118*274ccb5bSMichal Simek 	writel(tmp, &crlapb_base->rst_lpd_top);
119*274ccb5bSMichal Simek }
120*274ccb5bSMichal Simek 
enable_clock_r5(void)121*274ccb5bSMichal Simek static void enable_clock_r5(void)
122*274ccb5bSMichal Simek {
123*274ccb5bSMichal Simek 	u32 tmp;
124*274ccb5bSMichal Simek 
125*274ccb5bSMichal Simek 	tmp = readl(&crlapb_base->cpu_r5_ctrl);
126*274ccb5bSMichal Simek 	tmp |= ZYNQMP_CRLAPB_CPU_R5_CTRL_CLKACT_MASK;
127*274ccb5bSMichal Simek 	writel(tmp, &crlapb_base->cpu_r5_ctrl);
128*274ccb5bSMichal Simek 
129*274ccb5bSMichal Simek 	/* Give some delay for clock
130*274ccb5bSMichal Simek 	 * to propagate */
131*274ccb5bSMichal Simek 	udelay(0x500);
132*274ccb5bSMichal Simek }
133*274ccb5bSMichal Simek 
cpu_disable(u32 nr)134*274ccb5bSMichal Simek int cpu_disable(u32 nr)
135*274ccb5bSMichal Simek {
136*274ccb5bSMichal Simek 	if (nr >= ZYNQMP_CORE_APU0 && nr <= ZYNQMP_CORE_APU3) {
137*274ccb5bSMichal Simek 		u32 val = readl(&crfapb_base->rst_fpd_apu);
138*274ccb5bSMichal Simek 		val |= 1 << nr;
139*274ccb5bSMichal Simek 		writel(val, &crfapb_base->rst_fpd_apu);
140*274ccb5bSMichal Simek 	} else {
141*274ccb5bSMichal Simek 		set_r5_reset(LOCK);
142*274ccb5bSMichal Simek 	}
143*274ccb5bSMichal Simek 
144*274ccb5bSMichal Simek 	return 0;
145*274ccb5bSMichal Simek }
146*274ccb5bSMichal Simek 
cpu_status(u32 nr)147*274ccb5bSMichal Simek int cpu_status(u32 nr)
148*274ccb5bSMichal Simek {
149*274ccb5bSMichal Simek 	if (nr >= ZYNQMP_CORE_APU0 && nr <= ZYNQMP_CORE_APU3) {
150*274ccb5bSMichal Simek 		u32 addr_low = readl(((u8 *)&apu_base->rvbar_addr0_l) + nr * 8);
151*274ccb5bSMichal Simek 		u32 addr_high = readl(((u8 *)&apu_base->rvbar_addr0_h) +
152*274ccb5bSMichal Simek 				      nr * 8);
153*274ccb5bSMichal Simek 		u32 val = readl(&crfapb_base->rst_fpd_apu);
154*274ccb5bSMichal Simek 		val &= 1 << nr;
155*274ccb5bSMichal Simek 		printf("APU CPU%d %s - starting address HI: %x, LOW: %x\n",
156*274ccb5bSMichal Simek 		       nr, val ? "OFF" : "ON" , addr_high, addr_low);
157*274ccb5bSMichal Simek 	} else {
158*274ccb5bSMichal Simek 		u32 val = readl(&crlapb_base->rst_lpd_top);
159*274ccb5bSMichal Simek 		val &= 1 << (nr - 4);
160*274ccb5bSMichal Simek 		printf("RPU CPU%d %s\n", nr - 4, val ? "OFF" : "ON");
161*274ccb5bSMichal Simek 	}
162*274ccb5bSMichal Simek 
163*274ccb5bSMichal Simek 	return 0;
164*274ccb5bSMichal Simek }
165*274ccb5bSMichal Simek 
set_r5_start(u8 high)166*274ccb5bSMichal Simek static void set_r5_start(u8 high)
167*274ccb5bSMichal Simek {
168*274ccb5bSMichal Simek 	u32 tmp;
169*274ccb5bSMichal Simek 
170*274ccb5bSMichal Simek 	tmp = readl(&rpu_base->rpu0_cfg);
171*274ccb5bSMichal Simek 	if (high)
172*274ccb5bSMichal Simek 		tmp |= ZYNQMP_RPU_CFG_HIVEC_MASK;
173*274ccb5bSMichal Simek 	else
174*274ccb5bSMichal Simek 		tmp &= ~ZYNQMP_RPU_CFG_HIVEC_MASK;
175*274ccb5bSMichal Simek 	writel(tmp, &rpu_base->rpu0_cfg);
176*274ccb5bSMichal Simek 
177*274ccb5bSMichal Simek 	tmp = readl(&rpu_base->rpu1_cfg);
178*274ccb5bSMichal Simek 	if (high)
179*274ccb5bSMichal Simek 		tmp |= ZYNQMP_RPU_CFG_HIVEC_MASK;
180*274ccb5bSMichal Simek 	else
181*274ccb5bSMichal Simek 		tmp &= ~ZYNQMP_RPU_CFG_HIVEC_MASK;
182*274ccb5bSMichal Simek 	writel(tmp, &rpu_base->rpu1_cfg);
183*274ccb5bSMichal Simek }
184*274ccb5bSMichal Simek 
write_tcm_boot_trampoline(u32 boot_addr)185*274ccb5bSMichal Simek static void write_tcm_boot_trampoline(u32 boot_addr)
186*274ccb5bSMichal Simek {
187*274ccb5bSMichal Simek 	if (boot_addr) {
188*274ccb5bSMichal Simek 		/*
189*274ccb5bSMichal Simek 		 * Boot trampoline is simple ASM code below.
190*274ccb5bSMichal Simek 		 *
191*274ccb5bSMichal Simek 		 *		b over;
192*274ccb5bSMichal Simek 		 *	label:
193*274ccb5bSMichal Simek 		 *	.word	0
194*274ccb5bSMichal Simek 		 *	over:	ldr	r0, =label
195*274ccb5bSMichal Simek 		 *		ldr	r1, [r0]
196*274ccb5bSMichal Simek 		 *		bx	r1
197*274ccb5bSMichal Simek 		 */
198*274ccb5bSMichal Simek 		debug("Write boot trampoline for %x\n", boot_addr);
199*274ccb5bSMichal Simek 		writel(0xea000000, ZYNQMP_TCM_START_ADDRESS);
200*274ccb5bSMichal Simek 		writel(boot_addr, ZYNQMP_TCM_START_ADDRESS + 0x4);
201*274ccb5bSMichal Simek 		writel(0xe59f0004, ZYNQMP_TCM_START_ADDRESS + 0x8);
202*274ccb5bSMichal Simek 		writel(0xe5901000, ZYNQMP_TCM_START_ADDRESS + 0xc);
203*274ccb5bSMichal Simek 		writel(0xe12fff11, ZYNQMP_TCM_START_ADDRESS + 0x10);
204*274ccb5bSMichal Simek 		writel(0x00000004, ZYNQMP_TCM_START_ADDRESS + 0x14); // address for
205*274ccb5bSMichal Simek 	}
206*274ccb5bSMichal Simek }
207*274ccb5bSMichal Simek 
initialize_tcm(bool mode)208*274ccb5bSMichal Simek void initialize_tcm(bool mode)
209*274ccb5bSMichal Simek {
210*274ccb5bSMichal Simek 	if (!mode) {
211*274ccb5bSMichal Simek 		set_r5_tcm_mode(LOCK);
212*274ccb5bSMichal Simek 		set_r5_halt_mode(HALT, LOCK);
213*274ccb5bSMichal Simek 		enable_clock_r5();
214*274ccb5bSMichal Simek 		release_r5_reset(LOCK);
215*274ccb5bSMichal Simek 	} else {
216*274ccb5bSMichal Simek 		set_r5_tcm_mode(SPLIT);
217*274ccb5bSMichal Simek 		set_r5_halt_mode(HALT, SPLIT);
218*274ccb5bSMichal Simek 		enable_clock_r5();
219*274ccb5bSMichal Simek 		release_r5_reset(SPLIT);
220*274ccb5bSMichal Simek 	}
221*274ccb5bSMichal Simek }
222*274ccb5bSMichal Simek 
cpu_release(u32 nr,int argc,char * const argv[])223*274ccb5bSMichal Simek int cpu_release(u32 nr, int argc, char * const argv[])
224*274ccb5bSMichal Simek {
225*274ccb5bSMichal Simek 	if (nr >= ZYNQMP_CORE_APU0 && nr <= ZYNQMP_CORE_APU3) {
226*274ccb5bSMichal Simek 		u64 boot_addr = simple_strtoull(argv[0], NULL, 16);
227*274ccb5bSMichal Simek 		/* HIGH */
228*274ccb5bSMichal Simek 		writel((u32)(boot_addr >> 32),
229*274ccb5bSMichal Simek 		       ((u8 *)&apu_base->rvbar_addr0_h) + nr * 8);
230*274ccb5bSMichal Simek 		/* LOW */
231*274ccb5bSMichal Simek 		writel((u32)(boot_addr & ZYNQMP_BOOTADDR_HIGH_MASK),
232*274ccb5bSMichal Simek 		       ((u8 *)&apu_base->rvbar_addr0_l) + nr * 8);
233*274ccb5bSMichal Simek 
234*274ccb5bSMichal Simek 		u32 val = readl(&crfapb_base->rst_fpd_apu);
235*274ccb5bSMichal Simek 		val &= ~(1 << nr);
236*274ccb5bSMichal Simek 		writel(val, &crfapb_base->rst_fpd_apu);
237*274ccb5bSMichal Simek 	} else {
238*274ccb5bSMichal Simek 		if (argc != 2) {
239*274ccb5bSMichal Simek 			printf("Invalid number of arguments to release.\n");
240*274ccb5bSMichal Simek 			printf("<addr> <mode>-Start addr lockstep or split\n");
241*274ccb5bSMichal Simek 			return 1;
242*274ccb5bSMichal Simek 		}
243*274ccb5bSMichal Simek 
244*274ccb5bSMichal Simek 		u32 boot_addr = simple_strtoul(argv[0], NULL, 16);
245*274ccb5bSMichal Simek 		u32 boot_addr_uniq = 0;
246*274ccb5bSMichal Simek 		if (!(boot_addr == ZYNQMP_R5_LOVEC_ADDR ||
247*274ccb5bSMichal Simek 		      boot_addr == ZYNQMP_R5_HIVEC_ADDR)) {
248*274ccb5bSMichal Simek 			printf("Using TCM jump trampoline for address 0x%x\n",
249*274ccb5bSMichal Simek 			       boot_addr);
250*274ccb5bSMichal Simek 			/* Save boot address for later usage */
251*274ccb5bSMichal Simek 			boot_addr_uniq = boot_addr;
252*274ccb5bSMichal Simek 			/*
253*274ccb5bSMichal Simek 			 * R5 needs to start from LOVEC at TCM
254*274ccb5bSMichal Simek 			 * OCM will be probably occupied by ATF
255*274ccb5bSMichal Simek 			 */
256*274ccb5bSMichal Simek 			boot_addr = ZYNQMP_R5_LOVEC_ADDR;
257*274ccb5bSMichal Simek 		}
258*274ccb5bSMichal Simek 
259*274ccb5bSMichal Simek 		/*
260*274ccb5bSMichal Simek 		 * Since we don't know where the user may have loaded the image
261*274ccb5bSMichal Simek 		 * for an R5 we have to flush all the data cache to ensure
262*274ccb5bSMichal Simek 		 * the R5 sees it.
263*274ccb5bSMichal Simek 		 */
264*274ccb5bSMichal Simek 		flush_dcache_all();
265*274ccb5bSMichal Simek 
266*274ccb5bSMichal Simek 		if (!strncmp(argv[1], "lockstep", 8)) {
267*274ccb5bSMichal Simek 			printf("R5 lockstep mode\n");
268*274ccb5bSMichal Simek 			set_r5_reset(LOCK);
269*274ccb5bSMichal Simek 			set_r5_tcm_mode(LOCK);
270*274ccb5bSMichal Simek 			set_r5_halt_mode(HALT, LOCK);
271*274ccb5bSMichal Simek 			set_r5_start(boot_addr);
272*274ccb5bSMichal Simek 			enable_clock_r5();
273*274ccb5bSMichal Simek 			release_r5_reset(LOCK);
274*274ccb5bSMichal Simek 			dcache_disable();
275*274ccb5bSMichal Simek 			write_tcm_boot_trampoline(boot_addr_uniq);
276*274ccb5bSMichal Simek 			dcache_enable();
277*274ccb5bSMichal Simek 			set_r5_halt_mode(RELEASE, LOCK);
278*274ccb5bSMichal Simek 		} else if (!strncmp(argv[1], "split", 5)) {
279*274ccb5bSMichal Simek 			printf("R5 split mode\n");
280*274ccb5bSMichal Simek 			set_r5_reset(SPLIT);
281*274ccb5bSMichal Simek 			set_r5_tcm_mode(SPLIT);
282*274ccb5bSMichal Simek 			set_r5_halt_mode(HALT, SPLIT);
283*274ccb5bSMichal Simek 			set_r5_start(boot_addr);
284*274ccb5bSMichal Simek 			enable_clock_r5();
285*274ccb5bSMichal Simek 			release_r5_reset(SPLIT);
286*274ccb5bSMichal Simek 			dcache_disable();
287*274ccb5bSMichal Simek 			write_tcm_boot_trampoline(boot_addr_uniq);
288*274ccb5bSMichal Simek 			dcache_enable();
289*274ccb5bSMichal Simek 			set_r5_halt_mode(RELEASE, SPLIT);
290*274ccb5bSMichal Simek 		} else {
291*274ccb5bSMichal Simek 			printf("Unsupported mode\n");
292*274ccb5bSMichal Simek 			return 1;
293*274ccb5bSMichal Simek 		}
294*274ccb5bSMichal Simek 	}
295*274ccb5bSMichal Simek 
296*274ccb5bSMichal Simek 	return 0;
297*274ccb5bSMichal Simek }
298