1ea65c980SMasahiro Yamada /* 2*a74c28a0SMasahiro Yamada * Copyright (C) 2011-2014 Panasonic Corporation 3*a74c28a0SMasahiro Yamada * Copyright (C) 2015-2016 Socionext Inc. 4*a74c28a0SMasahiro Yamada * Author: Masahiro Yamada <yamada.masahiro@socionext.com> 5ea65c980SMasahiro Yamada * 6ea65c980SMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+ 7ea65c980SMasahiro Yamada */ 8ea65c980SMasahiro Yamada 9ea65c980SMasahiro Yamada #include <common.h> 10ea65c980SMasahiro Yamada #include <linux/err.h> 11ea65c980SMasahiro Yamada #include <linux/io.h> 12ea65c980SMasahiro Yamada #include <linux/sizes.h> 13ea65c980SMasahiro Yamada #include <asm/processor.h> 14ea65c980SMasahiro Yamada 15ea65c980SMasahiro Yamada #include "../init.h" 16ea65c980SMasahiro Yamada #include "ddrphy-regs.h" 17ea65c980SMasahiro Yamada #include "umc-regs.h" 18ea65c980SMasahiro Yamada 19ea65c980SMasahiro Yamada #define DRAM_CH_NR 2 20ea65c980SMasahiro Yamada 21ea65c980SMasahiro Yamada enum dram_freq { 22ea65c980SMasahiro Yamada DRAM_FREQ_1333M, 23ea65c980SMasahiro Yamada DRAM_FREQ_1600M, 24ea65c980SMasahiro Yamada DRAM_FREQ_NR, 25ea65c980SMasahiro Yamada }; 26ea65c980SMasahiro Yamada 27ea65c980SMasahiro Yamada enum dram_size { 28ea65c980SMasahiro Yamada DRAM_SZ_128M, 29ea65c980SMasahiro Yamada DRAM_SZ_256M, 30ea65c980SMasahiro Yamada DRAM_SZ_512M, 31ea65c980SMasahiro Yamada DRAM_SZ_NR, 32ea65c980SMasahiro Yamada }; 33ea65c980SMasahiro Yamada 34ea65c980SMasahiro Yamada static u32 umc_cmdctla[DRAM_FREQ_NR] = {0x55990b11, 0x66bb0f17}; 35ea65c980SMasahiro Yamada static u32 umc_cmdctla_plus[DRAM_FREQ_NR] = {0x45990b11, 0x46bb0f17}; 36ea65c980SMasahiro Yamada static u32 umc_cmdctlb[DRAM_FREQ_NR] = {0x16958944, 0x18c6ab44}; 37ea65c980SMasahiro Yamada static u32 umc_cmdctlb_plus[DRAM_FREQ_NR] = {0x16958924, 0x18c6ab24}; 38ea65c980SMasahiro Yamada static u32 umc_spcctla[DRAM_FREQ_NR][DRAM_SZ_NR] = { 39ea65c980SMasahiro Yamada {0x00240512, 0x00350512, 0x00000000}, /* no data for 1333MHz,128MB */ 40ea65c980SMasahiro Yamada {0x002b0617, 0x003f0617, 0x00670617}, 41ea65c980SMasahiro Yamada }; 42ea65c980SMasahiro Yamada static u32 umc_spcctlb[DRAM_FREQ_NR] = {0x00ff0006, 0x00ff0008}; 43ea65c980SMasahiro Yamada static u32 umc_rdatactl[DRAM_FREQ_NR] = {0x000a00ac, 0x000c00ac}; 44ea65c980SMasahiro Yamada 45ea65c980SMasahiro Yamada static int umc_get_rank(int ch) 46ea65c980SMasahiro Yamada { 47ea65c980SMasahiro Yamada return ch; /* ch0: rank0, ch1: rank1 for this SoC */ 48ea65c980SMasahiro Yamada } 49ea65c980SMasahiro Yamada 50ea65c980SMasahiro Yamada static void umc_start_ssif(void __iomem *ssif_base) 51ea65c980SMasahiro Yamada { 52ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + 0x0000b004); 53ea65c980SMasahiro Yamada writel(0xffffffff, ssif_base + 0x0000c004); 54ea65c980SMasahiro Yamada writel(0x000fffcf, ssif_base + 0x0000c008); 55ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + 0x0000b000); 56ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + 0x0000c000); 57ea65c980SMasahiro Yamada writel(0x03010101, ssif_base + UMC_MDMCHSEL); 58ea65c980SMasahiro Yamada writel(0x03010100, ssif_base + UMC_DMDCHSEL); 59ea65c980SMasahiro Yamada 60ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_FETCH); 61ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMQUE0); 62ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMWC0); 63ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMRC0); 64ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMQUE1); 65ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMWC1); 66ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMRC1); 67ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_WC); 68ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_RC); 69ea65c980SMasahiro Yamada writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_DST); 70ea65c980SMasahiro Yamada 71ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_CPURST); 72ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_IDSRST); 73ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_IXMRST); 74ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_MDMRST); 75ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_MDDRST); 76ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_SIORST); 77ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_VIORST); 78ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_FRCRST); 79ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_RGLRST); 80ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_AIORST); 81ea65c980SMasahiro Yamada writel(0x00000001, ssif_base + UMC_DMDRST); 82ea65c980SMasahiro Yamada } 83ea65c980SMasahiro Yamada 84ea65c980SMasahiro Yamada static int umc_dramcont_init(void __iomem *dc_base, void __iomem *ca_base, 85ea65c980SMasahiro Yamada int freq, unsigned long size, bool ddr3plus) 86ea65c980SMasahiro Yamada { 87ea65c980SMasahiro Yamada enum dram_freq freq_e; 88ea65c980SMasahiro Yamada enum dram_size size_e; 89ea65c980SMasahiro Yamada 90ea65c980SMasahiro Yamada switch (freq) { 91ea65c980SMasahiro Yamada case 1333: 92ea65c980SMasahiro Yamada freq_e = DRAM_FREQ_1333M; 93ea65c980SMasahiro Yamada break; 94ea65c980SMasahiro Yamada case 1600: 95ea65c980SMasahiro Yamada freq_e = DRAM_FREQ_1600M; 96ea65c980SMasahiro Yamada break; 97ea65c980SMasahiro Yamada default: 98ea65c980SMasahiro Yamada pr_err("unsupported DRAM frequency %d MHz\n", freq); 99ea65c980SMasahiro Yamada return -EINVAL; 100ea65c980SMasahiro Yamada } 101ea65c980SMasahiro Yamada 102ea65c980SMasahiro Yamada switch (size) { 103ea65c980SMasahiro Yamada case 0: 104ea65c980SMasahiro Yamada return 0; 105ea65c980SMasahiro Yamada case SZ_128M: 106ea65c980SMasahiro Yamada size_e = DRAM_SZ_128M; 107ea65c980SMasahiro Yamada break; 108ea65c980SMasahiro Yamada case SZ_256M: 109ea65c980SMasahiro Yamada size_e = DRAM_SZ_256M; 110ea65c980SMasahiro Yamada break; 111ea65c980SMasahiro Yamada case SZ_512M: 112ea65c980SMasahiro Yamada size_e = DRAM_SZ_512M; 113ea65c980SMasahiro Yamada break; 114ea65c980SMasahiro Yamada default: 115ea65c980SMasahiro Yamada pr_err("unsupported DRAM size 0x%08lx\n", size); 116ea65c980SMasahiro Yamada return -EINVAL; 117ea65c980SMasahiro Yamada } 118ea65c980SMasahiro Yamada 119ea65c980SMasahiro Yamada writel((ddr3plus ? umc_cmdctla_plus : umc_cmdctla)[freq_e], 120ea65c980SMasahiro Yamada dc_base + UMC_CMDCTLA); 121ea65c980SMasahiro Yamada writel((ddr3plus ? umc_cmdctlb_plus : umc_cmdctlb)[freq_e], 122ea65c980SMasahiro Yamada dc_base + UMC_CMDCTLB); 123ea65c980SMasahiro Yamada writel(umc_spcctla[freq_e][size_e], dc_base + UMC_SPCCTLA); 124ea65c980SMasahiro Yamada writel(umc_spcctlb[freq_e], dc_base + UMC_SPCCTLB); 125ea65c980SMasahiro Yamada writel(umc_rdatactl[freq_e], dc_base + UMC_RDATACTL_D0); 126ea65c980SMasahiro Yamada writel(0x04060806, dc_base + UMC_WDATACTL_D0); 127ea65c980SMasahiro Yamada writel(0x04a02000, dc_base + UMC_DATASET); 128ea65c980SMasahiro Yamada writel(0x00000000, ca_base + 0x2300); 129ea65c980SMasahiro Yamada writel(0x00400020, dc_base + UMC_DCCGCTL); 130ea65c980SMasahiro Yamada writel(0x00000003, dc_base + 0x7000); 131ea65c980SMasahiro Yamada writel(0x0000004f, dc_base + 0x8000); 132ea65c980SMasahiro Yamada writel(0x000000c3, dc_base + 0x8004); 133ea65c980SMasahiro Yamada writel(0x00000077, dc_base + 0x8008); 134ea65c980SMasahiro Yamada writel(0x0000003b, dc_base + UMC_DICGCTLA); 135ea65c980SMasahiro Yamada writel(0x020a0808, dc_base + UMC_DICGCTLB); 136ea65c980SMasahiro Yamada writel(0x00000004, dc_base + UMC_FLOWCTLG); 137ea65c980SMasahiro Yamada writel(0x80000201, ca_base + 0xc20); 138ea65c980SMasahiro Yamada writel(0x0801e01e, dc_base + UMC_FLOWCTLA); 139ea65c980SMasahiro Yamada writel(0x00200000, dc_base + UMC_FLOWCTLB); 140ea65c980SMasahiro Yamada writel(0x00004444, dc_base + UMC_FLOWCTLC); 141ea65c980SMasahiro Yamada writel(0x200a0a00, dc_base + UMC_SPCSETB); 142ea65c980SMasahiro Yamada writel(0x00000000, dc_base + UMC_SPCSETD); 143ea65c980SMasahiro Yamada writel(0x00000520, dc_base + UMC_DFICUPDCTLA); 144ea65c980SMasahiro Yamada 145ea65c980SMasahiro Yamada return 0; 146ea65c980SMasahiro Yamada } 147ea65c980SMasahiro Yamada 148ea65c980SMasahiro Yamada static int umc_ch_init(void __iomem *dc_base, void __iomem *ca_base, 149ea65c980SMasahiro Yamada int freq, unsigned long size, bool ddr3plus, int ch) 150ea65c980SMasahiro Yamada { 151ea65c980SMasahiro Yamada void __iomem *phy_base = dc_base + 0x00001000; 152ea65c980SMasahiro Yamada int ret; 153ea65c980SMasahiro Yamada 154ea65c980SMasahiro Yamada writel(UMC_INITSET_INIT1EN, dc_base + UMC_INITSET); 155ea65c980SMasahiro Yamada while (readl(dc_base + UMC_INITSET) & UMC_INITSTAT_INIT1ST) 156ea65c980SMasahiro Yamada cpu_relax(); 157ea65c980SMasahiro Yamada 158ea65c980SMasahiro Yamada writel(0x00000101, dc_base + UMC_DIOCTLA); 159ea65c980SMasahiro Yamada 1605b660066SMasahiro Yamada ret = uniphier_ld4_ddrphy_init(phy_base, freq, ddr3plus); 161ea65c980SMasahiro Yamada if (ret) 162ea65c980SMasahiro Yamada return ret; 163ea65c980SMasahiro Yamada 164ea65c980SMasahiro Yamada ddrphy_prepare_training(phy_base, umc_get_rank(ch)); 165ea65c980SMasahiro Yamada ret = ddrphy_training(phy_base); 166ea65c980SMasahiro Yamada if (ret) 167ea65c980SMasahiro Yamada return ret; 168ea65c980SMasahiro Yamada 169ea65c980SMasahiro Yamada return umc_dramcont_init(dc_base, ca_base, freq, size, ddr3plus); 170ea65c980SMasahiro Yamada } 171ea65c980SMasahiro Yamada 1725b660066SMasahiro Yamada int uniphier_sld8_umc_init(const struct uniphier_board_data *bd) 173ea65c980SMasahiro Yamada { 174ea65c980SMasahiro Yamada void __iomem *umc_base = (void __iomem *)0x5b800000; 175ea65c980SMasahiro Yamada void __iomem *ca_base = umc_base + 0x00001000; 176ea65c980SMasahiro Yamada void __iomem *dc_base = umc_base + 0x00400000; 177ea65c980SMasahiro Yamada void __iomem *ssif_base = umc_base; 178ea65c980SMasahiro Yamada int ch, ret; 179ea65c980SMasahiro Yamada 180ea65c980SMasahiro Yamada for (ch = 0; ch < DRAM_CH_NR; ch++) { 181ea65c980SMasahiro Yamada ret = umc_ch_init(dc_base, ca_base, bd->dram_freq, 182ea65c980SMasahiro Yamada bd->dram_ch[ch].size, 183*a74c28a0SMasahiro Yamada !!(bd->flags & UNIPHIER_BD_DDR3PLUS), ch); 184ea65c980SMasahiro Yamada if (ret) { 185ea65c980SMasahiro Yamada pr_err("failed to initialize UMC ch%d\n", ch); 186ea65c980SMasahiro Yamada return ret; 187ea65c980SMasahiro Yamada } 188ea65c980SMasahiro Yamada 189ea65c980SMasahiro Yamada ca_base += 0x00001000; 190ea65c980SMasahiro Yamada dc_base += 0x00200000; 191ea65c980SMasahiro Yamada } 192ea65c980SMasahiro Yamada 193ea65c980SMasahiro Yamada umc_start_ssif(ssif_base); 194ea65c980SMasahiro Yamada 195ea65c980SMasahiro Yamada return 0; 196ea65c980SMasahiro Yamada } 197