183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0
209f455dcSMasahiro Yamada /*
309f455dcSMasahiro Yamada * Copyright (c) 2014, NVIDIA CORPORATION. All rights reserved.
409f455dcSMasahiro Yamada */
509f455dcSMasahiro Yamada
609f455dcSMasahiro Yamada #include <common.h>
709f455dcSMasahiro Yamada #include <errno.h>
809f455dcSMasahiro Yamada
909f455dcSMasahiro Yamada #include <asm/io.h>
1009f455dcSMasahiro Yamada #include <asm/types.h>
11*daebd48fSStephen Warren
1209f455dcSMasahiro Yamada #include <asm/arch/powergate.h>
1309f455dcSMasahiro Yamada #include <asm/arch/tegra.h>
1409f455dcSMasahiro Yamada
1509f455dcSMasahiro Yamada #define PWRGATE_TOGGLE 0x30
1609f455dcSMasahiro Yamada #define PWRGATE_TOGGLE_START (1 << 8)
1709f455dcSMasahiro Yamada
1809f455dcSMasahiro Yamada #define REMOVE_CLAMPING 0x34
1909f455dcSMasahiro Yamada
2009f455dcSMasahiro Yamada #define PWRGATE_STATUS 0x38
2109f455dcSMasahiro Yamada
tegra_powergate_set(enum tegra_powergate id,bool state)2209f455dcSMasahiro Yamada static int tegra_powergate_set(enum tegra_powergate id, bool state)
2309f455dcSMasahiro Yamada {
2409f455dcSMasahiro Yamada u32 value, mask = state ? (1 << id) : 0, old_mask;
2509f455dcSMasahiro Yamada unsigned long start, timeout = 25;
2609f455dcSMasahiro Yamada
2709f455dcSMasahiro Yamada value = readl(NV_PA_PMC_BASE + PWRGATE_STATUS);
2809f455dcSMasahiro Yamada old_mask = value & (1 << id);
2909f455dcSMasahiro Yamada
3009f455dcSMasahiro Yamada if (mask == old_mask)
3109f455dcSMasahiro Yamada return 0;
3209f455dcSMasahiro Yamada
3309f455dcSMasahiro Yamada writel(PWRGATE_TOGGLE_START | id, NV_PA_PMC_BASE + PWRGATE_TOGGLE);
3409f455dcSMasahiro Yamada
3509f455dcSMasahiro Yamada start = get_timer(0);
3609f455dcSMasahiro Yamada
3709f455dcSMasahiro Yamada while (get_timer(start) < timeout) {
3809f455dcSMasahiro Yamada value = readl(NV_PA_PMC_BASE + PWRGATE_STATUS);
3909f455dcSMasahiro Yamada if ((value & (1 << id)) == mask)
4009f455dcSMasahiro Yamada return 0;
4109f455dcSMasahiro Yamada }
4209f455dcSMasahiro Yamada
4309f455dcSMasahiro Yamada return -ETIMEDOUT;
4409f455dcSMasahiro Yamada }
4509f455dcSMasahiro Yamada
tegra_powergate_power_on(enum tegra_powergate id)4691a34ed9SJan Kiszka int tegra_powergate_power_on(enum tegra_powergate id)
4709f455dcSMasahiro Yamada {
4809f455dcSMasahiro Yamada return tegra_powergate_set(id, true);
4909f455dcSMasahiro Yamada }
5009f455dcSMasahiro Yamada
tegra_powergate_power_off(enum tegra_powergate id)5109f455dcSMasahiro Yamada int tegra_powergate_power_off(enum tegra_powergate id)
5209f455dcSMasahiro Yamada {
5309f455dcSMasahiro Yamada return tegra_powergate_set(id, false);
5409f455dcSMasahiro Yamada }
5509f455dcSMasahiro Yamada
tegra_powergate_remove_clamping(enum tegra_powergate id)5609f455dcSMasahiro Yamada static int tegra_powergate_remove_clamping(enum tegra_powergate id)
5709f455dcSMasahiro Yamada {
5809f455dcSMasahiro Yamada unsigned long value;
5909f455dcSMasahiro Yamada
6009f455dcSMasahiro Yamada /*
6109f455dcSMasahiro Yamada * The REMOVE_CLAMPING register has the bits for the PCIE and VDEC
6209f455dcSMasahiro Yamada * partitions reversed. This was originally introduced on Tegra20 but
6309f455dcSMasahiro Yamada * has since been carried forward for backwards-compatibility.
6409f455dcSMasahiro Yamada */
6509f455dcSMasahiro Yamada if (id == TEGRA_POWERGATE_VDEC)
6609f455dcSMasahiro Yamada value = 1 << TEGRA_POWERGATE_PCIE;
6709f455dcSMasahiro Yamada else if (id == TEGRA_POWERGATE_PCIE)
6809f455dcSMasahiro Yamada value = 1 << TEGRA_POWERGATE_VDEC;
6909f455dcSMasahiro Yamada else
7009f455dcSMasahiro Yamada value = 1 << id;
7109f455dcSMasahiro Yamada
7209f455dcSMasahiro Yamada writel(value, NV_PA_PMC_BASE + REMOVE_CLAMPING);
7309f455dcSMasahiro Yamada
7409f455dcSMasahiro Yamada return 0;
7509f455dcSMasahiro Yamada }
7609f455dcSMasahiro Yamada
tegra_powergate_sequence_power_up(enum tegra_powergate id,enum periph_id periph)7709f455dcSMasahiro Yamada int tegra_powergate_sequence_power_up(enum tegra_powergate id,
7809f455dcSMasahiro Yamada enum periph_id periph)
7909f455dcSMasahiro Yamada {
8009f455dcSMasahiro Yamada int err;
8109f455dcSMasahiro Yamada
8209f455dcSMasahiro Yamada reset_set_enable(periph, 1);
8309f455dcSMasahiro Yamada
8409f455dcSMasahiro Yamada err = tegra_powergate_power_on(id);
8509f455dcSMasahiro Yamada if (err < 0)
8609f455dcSMasahiro Yamada return err;
8709f455dcSMasahiro Yamada
8809f455dcSMasahiro Yamada clock_enable(periph);
8909f455dcSMasahiro Yamada
9009f455dcSMasahiro Yamada udelay(10);
9109f455dcSMasahiro Yamada
9209f455dcSMasahiro Yamada err = tegra_powergate_remove_clamping(id);
9309f455dcSMasahiro Yamada if (err < 0)
9409f455dcSMasahiro Yamada return err;
9509f455dcSMasahiro Yamada
9609f455dcSMasahiro Yamada udelay(10);
9709f455dcSMasahiro Yamada
9809f455dcSMasahiro Yamada reset_set_enable(periph, 0);
9909f455dcSMasahiro Yamada
10009f455dcSMasahiro Yamada return 0;
10109f455dcSMasahiro Yamada }
102