xref: /openbmc/u-boot/arch/arm/mach-sunxi/rsb.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2e6e505b9SAlexander Graf /*
3e6e505b9SAlexander Graf  * (C) Copyright 2014 Hans de Goede <hdegoede@redhat.com>
4e6e505b9SAlexander Graf  *
5e6e505b9SAlexander Graf  * Based on allwinner u-boot sources rsb code which is:
6e6e505b9SAlexander Graf  * (C) Copyright 2007-2013
7e6e505b9SAlexander Graf  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
8e6e505b9SAlexander Graf  * lixiang <lixiang@allwinnertech.com>
9e6e505b9SAlexander Graf  */
10e6e505b9SAlexander Graf 
11e6e505b9SAlexander Graf #include <common.h>
12e6e505b9SAlexander Graf #include <errno.h>
13e6e505b9SAlexander Graf #include <asm/arch/cpu.h>
14e6e505b9SAlexander Graf #include <asm/arch/gpio.h>
15e6e505b9SAlexander Graf #include <asm/arch/prcm.h>
16e6e505b9SAlexander Graf #include <asm/arch/rsb.h>
17e6e505b9SAlexander Graf 
18e6e505b9SAlexander Graf static int rsb_set_device_mode(void);
19e6e505b9SAlexander Graf 
rsb_cfg_io(void)20e6e505b9SAlexander Graf static void rsb_cfg_io(void)
21e6e505b9SAlexander Graf {
22e6e505b9SAlexander Graf #ifdef CONFIG_MACH_SUN8I
23e6e505b9SAlexander Graf 	sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_GPL_R_RSB);
24e6e505b9SAlexander Graf 	sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_GPL_R_RSB);
25e6e505b9SAlexander Graf 	sunxi_gpio_set_pull(SUNXI_GPL(0), 1);
26e6e505b9SAlexander Graf 	sunxi_gpio_set_pull(SUNXI_GPL(1), 1);
27e6e505b9SAlexander Graf 	sunxi_gpio_set_drv(SUNXI_GPL(0), 2);
28e6e505b9SAlexander Graf 	sunxi_gpio_set_drv(SUNXI_GPL(1), 2);
29e6e505b9SAlexander Graf #elif defined CONFIG_MACH_SUN9I
30e6e505b9SAlexander Graf 	sunxi_gpio_set_cfgpin(SUNXI_GPN(0), SUN9I_GPN_R_RSB);
31e6e505b9SAlexander Graf 	sunxi_gpio_set_cfgpin(SUNXI_GPN(1), SUN9I_GPN_R_RSB);
32e6e505b9SAlexander Graf 	sunxi_gpio_set_pull(SUNXI_GPN(0), 1);
33e6e505b9SAlexander Graf 	sunxi_gpio_set_pull(SUNXI_GPN(1), 1);
34e6e505b9SAlexander Graf 	sunxi_gpio_set_drv(SUNXI_GPN(0), 2);
35e6e505b9SAlexander Graf 	sunxi_gpio_set_drv(SUNXI_GPN(1), 2);
36e6e505b9SAlexander Graf #else
37e6e505b9SAlexander Graf #error unsupported MACH_SUNXI
38e6e505b9SAlexander Graf #endif
39e6e505b9SAlexander Graf }
40e6e505b9SAlexander Graf 
rsb_set_clk(void)41e6e505b9SAlexander Graf static void rsb_set_clk(void)
42e6e505b9SAlexander Graf {
43e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
44e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
45e6e505b9SAlexander Graf 	u32 div = 0;
46e6e505b9SAlexander Graf 	u32 cd_odly = 0;
47e6e505b9SAlexander Graf 
48e6e505b9SAlexander Graf 	/* Source is Hosc24M, set RSB clk to 3Mhz */
49e6e505b9SAlexander Graf 	div = 24000000 / 3000000 / 2 - 1;
50e6e505b9SAlexander Graf 	cd_odly = div >> 1;
51e6e505b9SAlexander Graf 	if (!cd_odly)
52e6e505b9SAlexander Graf 		cd_odly = 1;
53e6e505b9SAlexander Graf 
54e6e505b9SAlexander Graf 	writel((cd_odly << 8) | div, &rsb->ccr);
55e6e505b9SAlexander Graf }
56e6e505b9SAlexander Graf 
rsb_init(void)57e6e505b9SAlexander Graf int rsb_init(void)
58e6e505b9SAlexander Graf {
59e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
60e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
61e6e505b9SAlexander Graf 
62e6e505b9SAlexander Graf 	/* Enable RSB and PIO clk, and de-assert their resets */
63e6e505b9SAlexander Graf 	prcm_apb0_enable(PRCM_APB0_GATE_PIO | PRCM_APB0_GATE_RSB);
64e6e505b9SAlexander Graf 
65e6e505b9SAlexander Graf 	/* Setup external pins */
66e6e505b9SAlexander Graf 	rsb_cfg_io();
67e6e505b9SAlexander Graf 
68e6e505b9SAlexander Graf 	writel(RSB_CTRL_SOFT_RST, &rsb->ctrl);
69e6e505b9SAlexander Graf 	rsb_set_clk();
70e6e505b9SAlexander Graf 
71e6e505b9SAlexander Graf 	return rsb_set_device_mode();
72e6e505b9SAlexander Graf }
73e6e505b9SAlexander Graf 
rsb_await_trans(void)74e6e505b9SAlexander Graf static int rsb_await_trans(void)
75e6e505b9SAlexander Graf {
76e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
77e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
78e6e505b9SAlexander Graf 	unsigned long tmo = timer_get_us() + 1000000;
79e6e505b9SAlexander Graf 	u32 stat;
80e6e505b9SAlexander Graf 	int ret;
81e6e505b9SAlexander Graf 
82e6e505b9SAlexander Graf 	while (1) {
83e6e505b9SAlexander Graf 		stat = readl(&rsb->stat);
84e6e505b9SAlexander Graf 		if (stat & RSB_STAT_LBSY_INT) {
85e6e505b9SAlexander Graf 			ret = -EBUSY;
86e6e505b9SAlexander Graf 			break;
87e6e505b9SAlexander Graf 		}
88e6e505b9SAlexander Graf 		if (stat & RSB_STAT_TERR_INT) {
89e6e505b9SAlexander Graf 			ret = -EIO;
90e6e505b9SAlexander Graf 			break;
91e6e505b9SAlexander Graf 		}
92e6e505b9SAlexander Graf 		if (stat & RSB_STAT_TOVER_INT) {
93e6e505b9SAlexander Graf 			ret = 0;
94e6e505b9SAlexander Graf 			break;
95e6e505b9SAlexander Graf 		}
96e6e505b9SAlexander Graf 		if (timer_get_us() > tmo) {
97e6e505b9SAlexander Graf 			ret = -ETIME;
98e6e505b9SAlexander Graf 			break;
99e6e505b9SAlexander Graf 		}
100e6e505b9SAlexander Graf 	}
101e6e505b9SAlexander Graf 	writel(stat, &rsb->stat); /* Clear status bits */
102e6e505b9SAlexander Graf 
103e6e505b9SAlexander Graf 	return ret;
104e6e505b9SAlexander Graf }
105e6e505b9SAlexander Graf 
rsb_set_device_mode(void)106e6e505b9SAlexander Graf static int rsb_set_device_mode(void)
107e6e505b9SAlexander Graf {
108e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
109e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
110e6e505b9SAlexander Graf 	unsigned long tmo = timer_get_us() + 1000000;
111e6e505b9SAlexander Graf 
112e6e505b9SAlexander Graf 	writel(RSB_DMCR_DEVICE_MODE_START | RSB_DMCR_DEVICE_MODE_DATA,
113e6e505b9SAlexander Graf 	       &rsb->dmcr);
114e6e505b9SAlexander Graf 
115e6e505b9SAlexander Graf 	while (readl(&rsb->dmcr) & RSB_DMCR_DEVICE_MODE_START) {
116e6e505b9SAlexander Graf 		if (timer_get_us() > tmo)
117e6e505b9SAlexander Graf 			return -ETIME;
118e6e505b9SAlexander Graf 	}
119e6e505b9SAlexander Graf 
120e6e505b9SAlexander Graf 	return rsb_await_trans();
121e6e505b9SAlexander Graf }
122e6e505b9SAlexander Graf 
rsb_do_trans(void)123e6e505b9SAlexander Graf static int rsb_do_trans(void)
124e6e505b9SAlexander Graf {
125e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
126e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
127e6e505b9SAlexander Graf 
128e6e505b9SAlexander Graf 	setbits_le32(&rsb->ctrl, RSB_CTRL_START_TRANS);
129e6e505b9SAlexander Graf 	return rsb_await_trans();
130e6e505b9SAlexander Graf }
131e6e505b9SAlexander Graf 
rsb_set_device_address(u16 device_addr,u16 runtime_addr)132e6e505b9SAlexander Graf int rsb_set_device_address(u16 device_addr, u16 runtime_addr)
133e6e505b9SAlexander Graf {
134e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
135e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
136e6e505b9SAlexander Graf 
137e6e505b9SAlexander Graf 	writel(RSB_DEVADDR_RUNTIME_ADDR(runtime_addr) |
138e6e505b9SAlexander Graf 	       RSB_DEVADDR_DEVICE_ADDR(device_addr), &rsb->devaddr);
139e6e505b9SAlexander Graf 	writel(RSB_CMD_SET_RTSADDR, &rsb->cmd);
140e6e505b9SAlexander Graf 
141e6e505b9SAlexander Graf 	return rsb_do_trans();
142e6e505b9SAlexander Graf }
143e6e505b9SAlexander Graf 
rsb_write(const u16 runtime_device_addr,const u8 reg_addr,u8 data)144e6e505b9SAlexander Graf int rsb_write(const u16 runtime_device_addr, const u8 reg_addr, u8 data)
145e6e505b9SAlexander Graf {
146e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
147e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
148e6e505b9SAlexander Graf 
149e6e505b9SAlexander Graf 	writel(RSB_DEVADDR_RUNTIME_ADDR(runtime_device_addr), &rsb->devaddr);
150e6e505b9SAlexander Graf 	writel(reg_addr, &rsb->addr);
151e6e505b9SAlexander Graf 	writel(data, &rsb->data);
152e6e505b9SAlexander Graf 	writel(RSB_CMD_BYTE_WRITE, &rsb->cmd);
153e6e505b9SAlexander Graf 
154e6e505b9SAlexander Graf 	return rsb_do_trans();
155e6e505b9SAlexander Graf }
156e6e505b9SAlexander Graf 
rsb_read(const u16 runtime_device_addr,const u8 reg_addr,u8 * data)157e6e505b9SAlexander Graf int rsb_read(const u16 runtime_device_addr, const u8 reg_addr, u8 *data)
158e6e505b9SAlexander Graf {
159e6e505b9SAlexander Graf 	struct sunxi_rsb_reg * const rsb =
160e6e505b9SAlexander Graf 		(struct sunxi_rsb_reg *)SUNXI_RSB_BASE;
161e6e505b9SAlexander Graf 	int ret;
162e6e505b9SAlexander Graf 
163e6e505b9SAlexander Graf 	writel(RSB_DEVADDR_RUNTIME_ADDR(runtime_device_addr), &rsb->devaddr);
164e6e505b9SAlexander Graf 	writel(reg_addr, &rsb->addr);
165e6e505b9SAlexander Graf 	writel(RSB_CMD_BYTE_READ, &rsb->cmd);
166e6e505b9SAlexander Graf 
167e6e505b9SAlexander Graf 	ret = rsb_do_trans();
168e6e505b9SAlexander Graf 	if (ret)
169e6e505b9SAlexander Graf 		return ret;
170e6e505b9SAlexander Graf 
171e6e505b9SAlexander Graf 	*data = readl(&rsb->data) & 0xff;
172e6e505b9SAlexander Graf 
173e6e505b9SAlexander Graf 	return 0;
174e6e505b9SAlexander Graf }
175