xref: /openbmc/u-boot/arch/arm/mach-sunxi/pinmux.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2e6e505b9SAlexander Graf /*
3e6e505b9SAlexander Graf  * (C) Copyright 2007-2011
4e6e505b9SAlexander Graf  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
5e6e505b9SAlexander Graf  * Tom Cubie <tangliang@allwinnertech.com>
6e6e505b9SAlexander Graf  */
7e6e505b9SAlexander Graf 
8e6e505b9SAlexander Graf #include <common.h>
9e6e505b9SAlexander Graf #include <asm/io.h>
10e6e505b9SAlexander Graf #include <asm/arch/gpio.h>
11e6e505b9SAlexander Graf 
sunxi_gpio_set_cfgbank(struct sunxi_gpio * pio,int bank_offset,u32 val)12e6e505b9SAlexander Graf void sunxi_gpio_set_cfgbank(struct sunxi_gpio *pio, int bank_offset, u32 val)
13e6e505b9SAlexander Graf {
14e6e505b9SAlexander Graf 	u32 index = GPIO_CFG_INDEX(bank_offset);
15e6e505b9SAlexander Graf 	u32 offset = GPIO_CFG_OFFSET(bank_offset);
16e6e505b9SAlexander Graf 
17e6e505b9SAlexander Graf 	clrsetbits_le32(&pio->cfg[0] + index, 0xf << offset, val << offset);
18e6e505b9SAlexander Graf }
19e6e505b9SAlexander Graf 
sunxi_gpio_set_cfgpin(u32 pin,u32 val)20e6e505b9SAlexander Graf void sunxi_gpio_set_cfgpin(u32 pin, u32 val)
21e6e505b9SAlexander Graf {
22e6e505b9SAlexander Graf 	u32 bank = GPIO_BANK(pin);
23e6e505b9SAlexander Graf 	struct sunxi_gpio *pio = BANK_TO_GPIO(bank);
24e6e505b9SAlexander Graf 
25e6e505b9SAlexander Graf 	sunxi_gpio_set_cfgbank(pio, pin, val);
26e6e505b9SAlexander Graf }
27e6e505b9SAlexander Graf 
sunxi_gpio_get_cfgbank(struct sunxi_gpio * pio,int bank_offset)28e6e505b9SAlexander Graf int sunxi_gpio_get_cfgbank(struct sunxi_gpio *pio, int bank_offset)
29e6e505b9SAlexander Graf {
30e6e505b9SAlexander Graf 	u32 index = GPIO_CFG_INDEX(bank_offset);
31e6e505b9SAlexander Graf 	u32 offset = GPIO_CFG_OFFSET(bank_offset);
32e6e505b9SAlexander Graf 	u32 cfg;
33e6e505b9SAlexander Graf 
34e6e505b9SAlexander Graf 	cfg = readl(&pio->cfg[0] + index);
35e6e505b9SAlexander Graf 	cfg >>= offset;
36e6e505b9SAlexander Graf 
37e6e505b9SAlexander Graf 	return cfg & 0xf;
38e6e505b9SAlexander Graf }
39e6e505b9SAlexander Graf 
sunxi_gpio_get_cfgpin(u32 pin)40e6e505b9SAlexander Graf int sunxi_gpio_get_cfgpin(u32 pin)
41e6e505b9SAlexander Graf {
42e6e505b9SAlexander Graf 	u32 bank = GPIO_BANK(pin);
43e6e505b9SAlexander Graf 	struct sunxi_gpio *pio = BANK_TO_GPIO(bank);
44e6e505b9SAlexander Graf 
45e6e505b9SAlexander Graf 	return sunxi_gpio_get_cfgbank(pio, pin);
46e6e505b9SAlexander Graf }
47e6e505b9SAlexander Graf 
sunxi_gpio_set_drv(u32 pin,u32 val)48e6e505b9SAlexander Graf int sunxi_gpio_set_drv(u32 pin, u32 val)
49e6e505b9SAlexander Graf {
50e6e505b9SAlexander Graf 	u32 bank = GPIO_BANK(pin);
51e6e505b9SAlexander Graf 	u32 index = GPIO_DRV_INDEX(pin);
52e6e505b9SAlexander Graf 	u32 offset = GPIO_DRV_OFFSET(pin);
53e6e505b9SAlexander Graf 	struct sunxi_gpio *pio = BANK_TO_GPIO(bank);
54e6e505b9SAlexander Graf 
55e6e505b9SAlexander Graf 	clrsetbits_le32(&pio->drv[0] + index, 0x3 << offset, val << offset);
56e6e505b9SAlexander Graf 
57e6e505b9SAlexander Graf 	return 0;
58e6e505b9SAlexander Graf }
59e6e505b9SAlexander Graf 
sunxi_gpio_set_pull(u32 pin,u32 val)60e6e505b9SAlexander Graf int sunxi_gpio_set_pull(u32 pin, u32 val)
61e6e505b9SAlexander Graf {
62e6e505b9SAlexander Graf 	u32 bank = GPIO_BANK(pin);
63e6e505b9SAlexander Graf 	u32 index = GPIO_PULL_INDEX(pin);
64e6e505b9SAlexander Graf 	u32 offset = GPIO_PULL_OFFSET(pin);
65e6e505b9SAlexander Graf 	struct sunxi_gpio *pio = BANK_TO_GPIO(bank);
66e6e505b9SAlexander Graf 
67e6e505b9SAlexander Graf 	clrsetbits_le32(&pio->pull[0] + index, 0x3 << offset, val << offset);
68e6e505b9SAlexander Graf 
69e6e505b9SAlexander Graf 	return 0;
70e6e505b9SAlexander Graf }
71