183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2e6e505b9SAlexander Graf /*
3e6e505b9SAlexander Graf * Sunxi A31 Power Management Unit
4e6e505b9SAlexander Graf *
5e6e505b9SAlexander Graf * (C) Copyright 2013 Oliver Schinagl <oliver@schinagl.nl>
6e6e505b9SAlexander Graf * http://linux-sunxi.org
7e6e505b9SAlexander Graf *
8*297963f5SPriit Laes * Based on sun6i sources and earlier U-Boot Allwinner A10 SPL work
9e6e505b9SAlexander Graf *
10e6e505b9SAlexander Graf * (C) Copyright 2006-2013
11e6e505b9SAlexander Graf * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
12e6e505b9SAlexander Graf * Berg Xing <bergxing@allwinnertech.com>
13e6e505b9SAlexander Graf * Tom Cubie <tangliang@allwinnertech.com>
14e6e505b9SAlexander Graf */
15e6e505b9SAlexander Graf
16e6e505b9SAlexander Graf #include <common.h>
17e6e505b9SAlexander Graf #include <errno.h>
18e6e505b9SAlexander Graf #include <asm/io.h>
19e6e505b9SAlexander Graf #include <asm/arch/cpu.h>
20e6e505b9SAlexander Graf #include <asm/arch/gpio.h>
21e6e505b9SAlexander Graf #include <asm/arch/p2wi.h>
22e6e505b9SAlexander Graf #include <asm/arch/prcm.h>
23e6e505b9SAlexander Graf #include <asm/arch/clock.h>
24e6e505b9SAlexander Graf #include <asm/arch/sys_proto.h>
25e6e505b9SAlexander Graf
p2wi_init(void)26e6e505b9SAlexander Graf void p2wi_init(void)
27e6e505b9SAlexander Graf {
28e6e505b9SAlexander Graf struct sunxi_p2wi_reg *p2wi = (struct sunxi_p2wi_reg *)SUN6I_P2WI_BASE;
29e6e505b9SAlexander Graf
30e6e505b9SAlexander Graf /* Enable p2wi and PIO clk, and de-assert their resets */
31e6e505b9SAlexander Graf prcm_apb0_enable(PRCM_APB0_GATE_PIO | PRCM_APB0_GATE_P2WI);
32e6e505b9SAlexander Graf
33e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN6I_GPL0_R_P2WI_SCK);
34e6e505b9SAlexander Graf sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN6I_GPL1_R_P2WI_SDA);
35e6e505b9SAlexander Graf
36e6e505b9SAlexander Graf /* Reset p2wi controller and set clock to CLKIN(12)/8 = 1.5 MHz */
37e6e505b9SAlexander Graf writel(P2WI_CTRL_RESET, &p2wi->ctrl);
38e6e505b9SAlexander Graf sdelay(0x100);
39e6e505b9SAlexander Graf writel(P2WI_CC_SDA_OUT_DELAY(1) | P2WI_CC_CLK_DIV(8),
40e6e505b9SAlexander Graf &p2wi->cc);
41e6e505b9SAlexander Graf }
42e6e505b9SAlexander Graf
p2wi_change_to_p2wi_mode(u8 slave_addr,u8 ctrl_reg,u8 init_data)43e6e505b9SAlexander Graf int p2wi_change_to_p2wi_mode(u8 slave_addr, u8 ctrl_reg, u8 init_data)
44e6e505b9SAlexander Graf {
45e6e505b9SAlexander Graf struct sunxi_p2wi_reg *p2wi = (struct sunxi_p2wi_reg *)SUN6I_P2WI_BASE;
46e6e505b9SAlexander Graf unsigned long tmo = timer_get_us() + 1000000;
47e6e505b9SAlexander Graf
48e6e505b9SAlexander Graf writel(P2WI_PM_DEV_ADDR(slave_addr) |
49e6e505b9SAlexander Graf P2WI_PM_CTRL_ADDR(ctrl_reg) |
50e6e505b9SAlexander Graf P2WI_PM_INIT_DATA(init_data) |
51e6e505b9SAlexander Graf P2WI_PM_INIT_SEND,
52e6e505b9SAlexander Graf &p2wi->pm);
53e6e505b9SAlexander Graf
54e6e505b9SAlexander Graf while ((readl(&p2wi->pm) & P2WI_PM_INIT_SEND)) {
55e6e505b9SAlexander Graf if (timer_get_us() > tmo)
56e6e505b9SAlexander Graf return -ETIME;
57e6e505b9SAlexander Graf }
58e6e505b9SAlexander Graf
59e6e505b9SAlexander Graf return 0;
60e6e505b9SAlexander Graf }
61e6e505b9SAlexander Graf
p2wi_await_trans(void)62e6e505b9SAlexander Graf static int p2wi_await_trans(void)
63e6e505b9SAlexander Graf {
64e6e505b9SAlexander Graf struct sunxi_p2wi_reg *p2wi = (struct sunxi_p2wi_reg *)SUN6I_P2WI_BASE;
65e6e505b9SAlexander Graf unsigned long tmo = timer_get_us() + 1000000;
66e6e505b9SAlexander Graf int ret;
67e6e505b9SAlexander Graf u8 reg;
68e6e505b9SAlexander Graf
69e6e505b9SAlexander Graf while (1) {
70e6e505b9SAlexander Graf reg = readl(&p2wi->status);
71e6e505b9SAlexander Graf if (reg & P2WI_STAT_TRANS_ERR) {
72e6e505b9SAlexander Graf ret = -EIO;
73e6e505b9SAlexander Graf break;
74e6e505b9SAlexander Graf }
75e6e505b9SAlexander Graf if (reg & P2WI_STAT_TRANS_DONE) {
76e6e505b9SAlexander Graf ret = 0;
77e6e505b9SAlexander Graf break;
78e6e505b9SAlexander Graf }
79e6e505b9SAlexander Graf if (timer_get_us() > tmo) {
80e6e505b9SAlexander Graf ret = -ETIME;
81e6e505b9SAlexander Graf break;
82e6e505b9SAlexander Graf }
83e6e505b9SAlexander Graf }
84e6e505b9SAlexander Graf writel(reg, &p2wi->status); /* Clear status bits */
85e6e505b9SAlexander Graf return ret;
86e6e505b9SAlexander Graf }
87e6e505b9SAlexander Graf
p2wi_read(const u8 addr,u8 * data)88e6e505b9SAlexander Graf int p2wi_read(const u8 addr, u8 *data)
89e6e505b9SAlexander Graf {
90e6e505b9SAlexander Graf struct sunxi_p2wi_reg *p2wi = (struct sunxi_p2wi_reg *)SUN6I_P2WI_BASE;
91e6e505b9SAlexander Graf int ret;
92e6e505b9SAlexander Graf
93e6e505b9SAlexander Graf writel(P2WI_DATADDR_BYTE_1(addr), &p2wi->dataddr0);
94e6e505b9SAlexander Graf writel(P2WI_DATA_NUM_BYTES(1) |
95e6e505b9SAlexander Graf P2WI_DATA_NUM_BYTES_READ, &p2wi->numbytes);
96e6e505b9SAlexander Graf writel(P2WI_STAT_TRANS_DONE, &p2wi->status);
97e6e505b9SAlexander Graf writel(P2WI_CTRL_TRANS_START, &p2wi->ctrl);
98e6e505b9SAlexander Graf
99e6e505b9SAlexander Graf ret = p2wi_await_trans();
100e6e505b9SAlexander Graf
101e6e505b9SAlexander Graf *data = readl(&p2wi->data0) & P2WI_DATA_BYTE_1_MASK;
102e6e505b9SAlexander Graf return ret;
103e6e505b9SAlexander Graf }
104e6e505b9SAlexander Graf
p2wi_write(const u8 addr,u8 data)105e6e505b9SAlexander Graf int p2wi_write(const u8 addr, u8 data)
106e6e505b9SAlexander Graf {
107e6e505b9SAlexander Graf struct sunxi_p2wi_reg *p2wi = (struct sunxi_p2wi_reg *)SUN6I_P2WI_BASE;
108e6e505b9SAlexander Graf
109e6e505b9SAlexander Graf writel(P2WI_DATADDR_BYTE_1(addr), &p2wi->dataddr0);
110e6e505b9SAlexander Graf writel(P2WI_DATA_BYTE_1(data), &p2wi->data0);
111e6e505b9SAlexander Graf writel(P2WI_DATA_NUM_BYTES(1), &p2wi->numbytes);
112e6e505b9SAlexander Graf writel(P2WI_STAT_TRANS_DONE, &p2wi->status);
113e6e505b9SAlexander Graf writel(P2WI_CTRL_TRANS_START, &p2wi->ctrl);
114e6e505b9SAlexander Graf
115e6e505b9SAlexander Graf return p2wi_await_trans();
116e6e505b9SAlexander Graf }
117