xref: /openbmc/u-boot/arch/arm/mach-sunxi/clock_sun4i.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2e6e505b9SAlexander Graf /*
3e6e505b9SAlexander Graf  * sun4i, sun5i and sun7i specific clock code
4e6e505b9SAlexander Graf  *
5e6e505b9SAlexander Graf  * (C) Copyright 2007-2012
6e6e505b9SAlexander Graf  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7e6e505b9SAlexander Graf  * Tom Cubie <tangliang@allwinnertech.com>
8e6e505b9SAlexander Graf  *
9e6e505b9SAlexander Graf  * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
10e6e505b9SAlexander Graf  */
11e6e505b9SAlexander Graf 
12e6e505b9SAlexander Graf #include <common.h>
13e6e505b9SAlexander Graf #include <asm/io.h>
14e6e505b9SAlexander Graf #include <asm/arch/clock.h>
15e6e505b9SAlexander Graf #include <asm/arch/gpio.h>
16e6e505b9SAlexander Graf #include <asm/arch/sys_proto.h>
17e6e505b9SAlexander Graf 
18e6e505b9SAlexander Graf #ifdef CONFIG_SPL_BUILD
clock_init_safe(void)19e6e505b9SAlexander Graf void clock_init_safe(void)
20e6e505b9SAlexander Graf {
21e6e505b9SAlexander Graf 	struct sunxi_ccm_reg * const ccm =
22e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
23e6e505b9SAlexander Graf 
24e6e505b9SAlexander Graf 	/* Set safe defaults until PMU is configured */
25e6e505b9SAlexander Graf 	writel(AXI_DIV_1 << AXI_DIV_SHIFT |
26e6e505b9SAlexander Graf 	       AHB_DIV_2 << AHB_DIV_SHIFT |
27e6e505b9SAlexander Graf 	       APB0_DIV_1 << APB0_DIV_SHIFT |
28e6e505b9SAlexander Graf 	       CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
29e6e505b9SAlexander Graf 	       &ccm->cpu_ahb_apb0_cfg);
30e6e505b9SAlexander Graf 	writel(PLL1_CFG_DEFAULT, &ccm->pll1_cfg);
31e6e505b9SAlexander Graf 	sdelay(200);
32e6e505b9SAlexander Graf 	writel(AXI_DIV_1 << AXI_DIV_SHIFT |
33e6e505b9SAlexander Graf 	       AHB_DIV_2 << AHB_DIV_SHIFT |
34e6e505b9SAlexander Graf 	       APB0_DIV_1 << APB0_DIV_SHIFT |
35e6e505b9SAlexander Graf 	       CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
36e6e505b9SAlexander Graf 	       &ccm->cpu_ahb_apb0_cfg);
37e6e505b9SAlexander Graf #ifdef CONFIG_MACH_SUN7I
38e6e505b9SAlexander Graf 	setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_DMA);
39e6e505b9SAlexander Graf #endif
40e6e505b9SAlexander Graf 	writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg);
41e6e505b9SAlexander Graf #ifdef CONFIG_SUNXI_AHCI
42e6e505b9SAlexander Graf 	setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_SATA);
43e6e505b9SAlexander Graf 	setbits_le32(&ccm->pll6_cfg, 0x1 << CCM_PLL6_CTRL_SATA_EN_SHIFT);
44e6e505b9SAlexander Graf #endif
45e6e505b9SAlexander Graf }
46e6e505b9SAlexander Graf #endif
47e6e505b9SAlexander Graf 
clock_init_uart(void)48e6e505b9SAlexander Graf void clock_init_uart(void)
49e6e505b9SAlexander Graf {
50e6e505b9SAlexander Graf 	struct sunxi_ccm_reg *const ccm =
51e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
52e6e505b9SAlexander Graf 
53e6e505b9SAlexander Graf 	/* uart clock source is apb1 */
54e6e505b9SAlexander Graf 	writel(APB1_CLK_SRC_OSC24M|
55e6e505b9SAlexander Graf 	       APB1_CLK_RATE_N_1|
56e6e505b9SAlexander Graf 	       APB1_CLK_RATE_M(1),
57e6e505b9SAlexander Graf 	       &ccm->apb1_clk_div_cfg);
58e6e505b9SAlexander Graf 
59e6e505b9SAlexander Graf 	/* open the clock for uart */
60e6e505b9SAlexander Graf 	setbits_le32(&ccm->apb1_gate,
61e6e505b9SAlexander Graf 		CLK_GATE_OPEN << (APB1_GATE_UART_SHIFT+CONFIG_CONS_INDEX - 1));
62e6e505b9SAlexander Graf }
63e6e505b9SAlexander Graf 
clock_twi_onoff(int port,int state)64e6e505b9SAlexander Graf int clock_twi_onoff(int port, int state)
65e6e505b9SAlexander Graf {
66e6e505b9SAlexander Graf 	struct sunxi_ccm_reg *const ccm =
67e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
68e6e505b9SAlexander Graf 
69e6e505b9SAlexander Graf 	/* set the apb clock gate for twi */
70e6e505b9SAlexander Graf 	if (state)
71e6e505b9SAlexander Graf 		setbits_le32(&ccm->apb1_gate,
72e6e505b9SAlexander Graf 			     CLK_GATE_OPEN << (APB1_GATE_TWI_SHIFT + port));
73e6e505b9SAlexander Graf 	else
74e6e505b9SAlexander Graf 		clrbits_le32(&ccm->apb1_gate,
75e6e505b9SAlexander Graf 			     CLK_GATE_OPEN << (APB1_GATE_TWI_SHIFT + port));
76e6e505b9SAlexander Graf 
77e6e505b9SAlexander Graf 	return 0;
78e6e505b9SAlexander Graf }
79e6e505b9SAlexander Graf 
80e6e505b9SAlexander Graf #ifdef CONFIG_SPL_BUILD
81e6e505b9SAlexander Graf #define PLL1_CFG(N, K, M, P)	( 1 << CCM_PLL1_CFG_ENABLE_SHIFT | \
82e6e505b9SAlexander Graf 				  0 << CCM_PLL1_CFG_VCO_RST_SHIFT |  \
83e6e505b9SAlexander Graf 				  8 << CCM_PLL1_CFG_VCO_BIAS_SHIFT | \
84e6e505b9SAlexander Graf 				  0 << CCM_PLL1_CFG_PLL4_EXCH_SHIFT | \
85e6e505b9SAlexander Graf 				 16 << CCM_PLL1_CFG_BIAS_CUR_SHIFT | \
86e6e505b9SAlexander Graf 				 (P)<< CCM_PLL1_CFG_DIVP_SHIFT | \
87e6e505b9SAlexander Graf 				  2 << CCM_PLL1_CFG_LCK_TMR_SHIFT | \
88e6e505b9SAlexander Graf 				 (N)<< CCM_PLL1_CFG_FACTOR_N_SHIFT | \
89e6e505b9SAlexander Graf 				 (K)<< CCM_PLL1_CFG_FACTOR_K_SHIFT | \
90e6e505b9SAlexander Graf 				  0 << CCM_PLL1_CFG_SIG_DELT_PAT_IN_SHIFT | \
91e6e505b9SAlexander Graf 				  0 << CCM_PLL1_CFG_SIG_DELT_PAT_EN_SHIFT | \
92e6e505b9SAlexander Graf 				 (M)<< CCM_PLL1_CFG_FACTOR_M_SHIFT)
93e6e505b9SAlexander Graf 
94e6e505b9SAlexander Graf static struct {
95e6e505b9SAlexander Graf 	u32 pll1_cfg;
96e6e505b9SAlexander Graf 	unsigned int freq;
97e6e505b9SAlexander Graf } pll1_para[] = {
98e6e505b9SAlexander Graf 	/* This array must be ordered by frequency. */
99e6e505b9SAlexander Graf 	{ PLL1_CFG(31, 1, 0, 0), 1488000000},
100e6e505b9SAlexander Graf 	{ PLL1_CFG(30, 1, 0, 0), 1440000000},
101e6e505b9SAlexander Graf 	{ PLL1_CFG(29, 1, 0, 0), 1392000000},
102e6e505b9SAlexander Graf 	{ PLL1_CFG(28, 1, 0, 0), 1344000000},
103e6e505b9SAlexander Graf 	{ PLL1_CFG(27, 1, 0, 0), 1296000000},
104e6e505b9SAlexander Graf 	{ PLL1_CFG(26, 1, 0, 0), 1248000000},
105e6e505b9SAlexander Graf 	{ PLL1_CFG(25, 1, 0, 0), 1200000000},
106e6e505b9SAlexander Graf 	{ PLL1_CFG(24, 1, 0, 0), 1152000000},
107e6e505b9SAlexander Graf 	{ PLL1_CFG(23, 1, 0, 0), 1104000000},
108e6e505b9SAlexander Graf 	{ PLL1_CFG(22, 1, 0, 0), 1056000000},
109e6e505b9SAlexander Graf 	{ PLL1_CFG(21, 1, 0, 0), 1008000000},
110e6e505b9SAlexander Graf 	{ PLL1_CFG(20, 1, 0, 0), 960000000 },
111e6e505b9SAlexander Graf 	{ PLL1_CFG(19, 1, 0, 0), 912000000 },
112e6e505b9SAlexander Graf 	{ PLL1_CFG(16, 1, 0, 0), 768000000 },
113e6e505b9SAlexander Graf 	/* Final catchall entry 384MHz*/
114e6e505b9SAlexander Graf 	{ PLL1_CFG(16, 0, 0, 0), 0 },
115e6e505b9SAlexander Graf 
116e6e505b9SAlexander Graf };
117e6e505b9SAlexander Graf 
clock_set_pll1(unsigned int hz)118e6e505b9SAlexander Graf void clock_set_pll1(unsigned int hz)
119e6e505b9SAlexander Graf {
120e6e505b9SAlexander Graf 	int i = 0;
121e6e505b9SAlexander Graf 	int axi, ahb, apb0;
122e6e505b9SAlexander Graf 	struct sunxi_ccm_reg * const ccm =
123e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
124e6e505b9SAlexander Graf 
125e6e505b9SAlexander Graf 	/* Find target frequency */
126e6e505b9SAlexander Graf 	while (pll1_para[i].freq > hz)
127e6e505b9SAlexander Graf 		i++;
128e6e505b9SAlexander Graf 
129e6e505b9SAlexander Graf 	hz = pll1_para[i].freq;
130e6e505b9SAlexander Graf 	if (! hz)
131e6e505b9SAlexander Graf 		hz = 384000000;
132e6e505b9SAlexander Graf 
133e6e505b9SAlexander Graf 	/* Calculate system clock divisors */
134e6e505b9SAlexander Graf 	axi = DIV_ROUND_UP(hz, 432000000);	/* Max 450MHz */
135e6e505b9SAlexander Graf 	ahb = DIV_ROUND_UP(hz/axi, 204000000);	/* Max 250MHz */
136e6e505b9SAlexander Graf 	apb0 = 2;				/* Max 150MHz */
137e6e505b9SAlexander Graf 
138e6e505b9SAlexander Graf 	printf("CPU: %uHz, AXI/AHB/APB: %d/%d/%d\n", hz, axi, ahb, apb0);
139e6e505b9SAlexander Graf 
140e6e505b9SAlexander Graf 	/* Map divisors to register values */
141e6e505b9SAlexander Graf 	axi = axi - 1;
142e6e505b9SAlexander Graf 	if (ahb > 4)
143e6e505b9SAlexander Graf 		ahb = 3;
144e6e505b9SAlexander Graf 	else if (ahb > 2)
145e6e505b9SAlexander Graf 		ahb = 2;
146e6e505b9SAlexander Graf 	else if (ahb > 1)
147e6e505b9SAlexander Graf 		ahb = 1;
148e6e505b9SAlexander Graf 	else
149e6e505b9SAlexander Graf 		ahb = 0;
150e6e505b9SAlexander Graf 
151e6e505b9SAlexander Graf 	apb0 = apb0 - 1;
152e6e505b9SAlexander Graf 
153e6e505b9SAlexander Graf 	/* Switch to 24MHz clock while changing PLL1 */
154e6e505b9SAlexander Graf 	writel(AXI_DIV_1 << AXI_DIV_SHIFT |
155e6e505b9SAlexander Graf 	       AHB_DIV_2 << AHB_DIV_SHIFT |
156e6e505b9SAlexander Graf 	       APB0_DIV_1 << APB0_DIV_SHIFT |
157e6e505b9SAlexander Graf 	       CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
158e6e505b9SAlexander Graf 	       &ccm->cpu_ahb_apb0_cfg);
159e6e505b9SAlexander Graf 	sdelay(20);
160e6e505b9SAlexander Graf 
161e6e505b9SAlexander Graf 	/* Configure sys clock divisors */
162e6e505b9SAlexander Graf 	writel(axi << AXI_DIV_SHIFT |
163e6e505b9SAlexander Graf 	       ahb << AHB_DIV_SHIFT |
164e6e505b9SAlexander Graf 	       apb0 << APB0_DIV_SHIFT |
165e6e505b9SAlexander Graf 	       CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
166e6e505b9SAlexander Graf 	       &ccm->cpu_ahb_apb0_cfg);
167e6e505b9SAlexander Graf 
168e6e505b9SAlexander Graf 	/* Configure PLL1 at the desired frequency */
169e6e505b9SAlexander Graf 	writel(pll1_para[i].pll1_cfg, &ccm->pll1_cfg);
170e6e505b9SAlexander Graf 	sdelay(200);
171e6e505b9SAlexander Graf 
172e6e505b9SAlexander Graf 	/* Switch CPU to PLL1 */
173e6e505b9SAlexander Graf 	writel(axi << AXI_DIV_SHIFT |
174e6e505b9SAlexander Graf 	       ahb << AHB_DIV_SHIFT |
175e6e505b9SAlexander Graf 	       apb0 << APB0_DIV_SHIFT |
176e6e505b9SAlexander Graf 	       CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
177e6e505b9SAlexander Graf 	       &ccm->cpu_ahb_apb0_cfg);
178e6e505b9SAlexander Graf 	sdelay(20);
179e6e505b9SAlexander Graf }
180e6e505b9SAlexander Graf #endif
181e6e505b9SAlexander Graf 
clock_set_pll3(unsigned int clk)182e6e505b9SAlexander Graf void clock_set_pll3(unsigned int clk)
183e6e505b9SAlexander Graf {
184e6e505b9SAlexander Graf 	struct sunxi_ccm_reg * const ccm =
185e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
186e6e505b9SAlexander Graf 
187e6e505b9SAlexander Graf 	if (clk == 0) {
188e6e505b9SAlexander Graf 		clrbits_le32(&ccm->pll3_cfg, CCM_PLL3_CTRL_EN);
189e6e505b9SAlexander Graf 		return;
190e6e505b9SAlexander Graf 	}
191e6e505b9SAlexander Graf 
192e6e505b9SAlexander Graf 	/* PLL3 rate = 3000000 * m */
193e6e505b9SAlexander Graf 	writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE |
194e6e505b9SAlexander Graf 	       CCM_PLL3_CTRL_M(clk / 3000000), &ccm->pll3_cfg);
195e6e505b9SAlexander Graf }
196e6e505b9SAlexander Graf 
clock_get_pll3(void)197e6e505b9SAlexander Graf unsigned int clock_get_pll3(void)
198e6e505b9SAlexander Graf {
199e6e505b9SAlexander Graf 	struct sunxi_ccm_reg *const ccm =
200e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
201e6e505b9SAlexander Graf 	uint32_t rval = readl(&ccm->pll3_cfg);
202e6e505b9SAlexander Graf 	int m = ((rval & CCM_PLL3_CTRL_M_MASK) >> CCM_PLL3_CTRL_M_SHIFT);
203e6e505b9SAlexander Graf 	return 3000000 * m;
204e6e505b9SAlexander Graf }
205e6e505b9SAlexander Graf 
clock_get_pll5p(void)206e6e505b9SAlexander Graf unsigned int clock_get_pll5p(void)
207e6e505b9SAlexander Graf {
208e6e505b9SAlexander Graf 	struct sunxi_ccm_reg *const ccm =
209e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
210e6e505b9SAlexander Graf 	uint32_t rval = readl(&ccm->pll5_cfg);
211e6e505b9SAlexander Graf 	int n = ((rval & CCM_PLL5_CTRL_N_MASK) >> CCM_PLL5_CTRL_N_SHIFT);
212e6e505b9SAlexander Graf 	int k = ((rval & CCM_PLL5_CTRL_K_MASK) >> CCM_PLL5_CTRL_K_SHIFT) + 1;
213e6e505b9SAlexander Graf 	int p = ((rval & CCM_PLL5_CTRL_P_MASK) >> CCM_PLL5_CTRL_P_SHIFT);
214e6e505b9SAlexander Graf 	return (24000000 * n * k) >> p;
215e6e505b9SAlexander Graf }
216e6e505b9SAlexander Graf 
clock_get_pll6(void)217e6e505b9SAlexander Graf unsigned int clock_get_pll6(void)
218e6e505b9SAlexander Graf {
219e6e505b9SAlexander Graf 	struct sunxi_ccm_reg *const ccm =
220e6e505b9SAlexander Graf 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
221e6e505b9SAlexander Graf 	uint32_t rval = readl(&ccm->pll6_cfg);
222e6e505b9SAlexander Graf 	int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT);
223e6e505b9SAlexander Graf 	int k = ((rval & CCM_PLL6_CTRL_K_MASK) >> CCM_PLL6_CTRL_K_SHIFT) + 1;
224e6e505b9SAlexander Graf 	return 24000000 * n * k / 2;
225e6e505b9SAlexander Graf }
226e6e505b9SAlexander Graf 
clock_set_de_mod_clock(u32 * clk_cfg,unsigned int hz)227e6e505b9SAlexander Graf void clock_set_de_mod_clock(u32 *clk_cfg, unsigned int hz)
228e6e505b9SAlexander Graf {
229e6e505b9SAlexander Graf 	int pll = clock_get_pll5p();
230e6e505b9SAlexander Graf 	int div = 1;
231e6e505b9SAlexander Graf 
232e6e505b9SAlexander Graf 	while ((pll / div) > hz)
233e6e505b9SAlexander Graf 		div++;
234e6e505b9SAlexander Graf 
235e6e505b9SAlexander Graf 	writel(CCM_DE_CTRL_GATE | CCM_DE_CTRL_RST | CCM_DE_CTRL_PLL5P |
236e6e505b9SAlexander Graf 	       CCM_DE_CTRL_M(div), clk_cfg);
237e6e505b9SAlexander Graf }
238