1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+ 23e93b4e6SMasahiro Yamada /* 33e93b4e6SMasahiro Yamada * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net> 43e93b4e6SMasahiro Yamada * 53e93b4e6SMasahiro Yamada * Based on original Kirkwood support which is 63e93b4e6SMasahiro Yamada * (C) Copyright 2009 73e93b4e6SMasahiro Yamada * Marvell Semiconductor <www.marvell.com> 83e93b4e6SMasahiro Yamada * Written-by: Prafulla Wadaskar <prafulla@marvell.com> 93e93b4e6SMasahiro Yamada */ 103e93b4e6SMasahiro Yamada 113e93b4e6SMasahiro Yamada #include <common.h> 123e93b4e6SMasahiro Yamada #include <config.h> 133e93b4e6SMasahiro Yamada #include <asm/arch/cpu.h> 143e93b4e6SMasahiro Yamada 153e93b4e6SMasahiro Yamada DECLARE_GLOBAL_DATA_PTR; 163e93b4e6SMasahiro Yamada 173e93b4e6SMasahiro Yamada /* 183e93b4e6SMasahiro Yamada * orion5x_sdram_bar - reads SDRAM Base Address Register 193e93b4e6SMasahiro Yamada */ orion5x_sdram_bar(enum memory_bank bank)203e93b4e6SMasahiro Yamadau32 orion5x_sdram_bar(enum memory_bank bank) 213e93b4e6SMasahiro Yamada { 223e93b4e6SMasahiro Yamada struct orion5x_ddr_addr_decode_registers *winregs = 233e93b4e6SMasahiro Yamada (struct orion5x_ddr_addr_decode_registers *) 243e93b4e6SMasahiro Yamada ORION5X_DRAM_BASE; 253e93b4e6SMasahiro Yamada 263e93b4e6SMasahiro Yamada u32 result = 0; 273e93b4e6SMasahiro Yamada u32 enable = 0x01 & winregs[bank].size; 283e93b4e6SMasahiro Yamada 293e93b4e6SMasahiro Yamada if ((!enable) || (bank > BANK3)) 303e93b4e6SMasahiro Yamada return 0; 313e93b4e6SMasahiro Yamada 323e93b4e6SMasahiro Yamada result = winregs[bank].base; 333e93b4e6SMasahiro Yamada return result; 343e93b4e6SMasahiro Yamada } dram_init(void)353e93b4e6SMasahiro Yamadaint dram_init (void) 363e93b4e6SMasahiro Yamada { 373e93b4e6SMasahiro Yamada /* dram_init must store complete ramsize in gd->ram_size */ 383e93b4e6SMasahiro Yamada gd->ram_size = get_ram_size( 393e93b4e6SMasahiro Yamada (long *) orion5x_sdram_bar(0), 403e93b4e6SMasahiro Yamada CONFIG_MAX_RAM_BANK_SIZE); 413e93b4e6SMasahiro Yamada return 0; 423e93b4e6SMasahiro Yamada } 433e93b4e6SMasahiro Yamada dram_init_banksize(void)4476b00acaSSimon Glassint dram_init_banksize(void) 453e93b4e6SMasahiro Yamada { 463e93b4e6SMasahiro Yamada int i; 473e93b4e6SMasahiro Yamada 483e93b4e6SMasahiro Yamada for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) { 493e93b4e6SMasahiro Yamada gd->bd->bi_dram[i].start = orion5x_sdram_bar(i); 503e93b4e6SMasahiro Yamada gd->bd->bi_dram[i].size = get_ram_size( 513e93b4e6SMasahiro Yamada (long *) (gd->bd->bi_dram[i].start), 523e93b4e6SMasahiro Yamada CONFIG_MAX_RAM_BANK_SIZE); 533e93b4e6SMasahiro Yamada } 5476b00acaSSimon Glass 5576b00acaSSimon Glass return 0; 563e93b4e6SMasahiro Yamada } 57