xref: /openbmc/u-boot/arch/arm/mach-keystone/init.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
239a72345SMasahiro Yamada /*
339a72345SMasahiro Yamada  * Keystone2: Architecture initialization
439a72345SMasahiro Yamada  *
539a72345SMasahiro Yamada  * (C) Copyright 2012-2014
639a72345SMasahiro Yamada  *     Texas Instruments Incorporated, <www.ti.com>
739a72345SMasahiro Yamada  */
839a72345SMasahiro Yamada 
939a72345SMasahiro Yamada #include <common.h>
1039a72345SMasahiro Yamada #include <ns16550.h>
1139a72345SMasahiro Yamada #include <asm/io.h>
1239a72345SMasahiro Yamada #include <asm/arch/msmc.h>
1339a72345SMasahiro Yamada #include <asm/arch/clock.h>
1439a72345SMasahiro Yamada #include <asm/arch/hardware.h>
1539a72345SMasahiro Yamada #include <asm/arch/psc_defs.h>
1639a72345SMasahiro Yamada 
1739a72345SMasahiro Yamada #define MAX_PCI_PORTS		2
1839a72345SMasahiro Yamada enum pci_mode	{
1939a72345SMasahiro Yamada 	ENDPOINT,
2039a72345SMasahiro Yamada 	LEGACY_ENDPOINT,
2139a72345SMasahiro Yamada 	ROOTCOMPLEX,
2239a72345SMasahiro Yamada };
2339a72345SMasahiro Yamada 
2439a72345SMasahiro Yamada #define DEVCFG_MODE_MASK		(BIT(2) | BIT(1))
2539a72345SMasahiro Yamada #define DEVCFG_MODE_SHIFT		1
2639a72345SMasahiro Yamada 
chip_configuration_unlock(void)2739a72345SMasahiro Yamada void chip_configuration_unlock(void)
2839a72345SMasahiro Yamada {
2939a72345SMasahiro Yamada 	__raw_writel(KS2_KICK0_MAGIC, KS2_KICK0);
3039a72345SMasahiro Yamada 	__raw_writel(KS2_KICK1_MAGIC, KS2_KICK1);
3139a72345SMasahiro Yamada }
3239a72345SMasahiro Yamada 
3339a72345SMasahiro Yamada #ifdef CONFIG_SOC_K2L
osr_init(void)3439a72345SMasahiro Yamada void osr_init(void)
3539a72345SMasahiro Yamada {
3639a72345SMasahiro Yamada 	u32 i;
3739a72345SMasahiro Yamada 	u32 j;
3839a72345SMasahiro Yamada 	u32 val;
3939a72345SMasahiro Yamada 	u32 base = KS2_OSR_CFG_BASE;
4039a72345SMasahiro Yamada 	u32 ecc_ctrl[KS2_OSR_NUM_RAM_BANKS];
4139a72345SMasahiro Yamada 
4239a72345SMasahiro Yamada 	/* Enable the OSR clock domain */
4339a72345SMasahiro Yamada 	psc_enable_module(KS2_LPSC_OSR);
4439a72345SMasahiro Yamada 
4539a72345SMasahiro Yamada 	/* Disable OSR ECC check for all the ram banks */
4639a72345SMasahiro Yamada 	for (i = 0; i < KS2_OSR_NUM_RAM_BANKS; i++) {
4739a72345SMasahiro Yamada 		val = i | KS2_OSR_ECC_VEC_TRIG_RD |
4839a72345SMasahiro Yamada 			(KS2_OSR_ECC_CTRL << KS2_OSR_ECC_VEC_RD_ADDR_SH);
4939a72345SMasahiro Yamada 
5039a72345SMasahiro Yamada 		writel(val , base + KS2_OSR_ECC_VEC);
5139a72345SMasahiro Yamada 
5239a72345SMasahiro Yamada 		/**
5339a72345SMasahiro Yamada 		 * wait till read is done.
5439a72345SMasahiro Yamada 		 * Print should be added after earlyprintk support is added.
5539a72345SMasahiro Yamada 		 */
5639a72345SMasahiro Yamada 		for (j = 0; j < 10000; j++) {
5739a72345SMasahiro Yamada 			val = readl(base + KS2_OSR_ECC_VEC);
5839a72345SMasahiro Yamada 			if (val & KS2_OSR_ECC_VEC_RD_DONE)
5939a72345SMasahiro Yamada 				break;
6039a72345SMasahiro Yamada 		}
6139a72345SMasahiro Yamada 
6239a72345SMasahiro Yamada 		ecc_ctrl[i] = readl(base + KS2_OSR_ECC_CTRL) ^
6339a72345SMasahiro Yamada 						KS2_OSR_ECC_CTRL_CHK;
6439a72345SMasahiro Yamada 
6539a72345SMasahiro Yamada 		writel(ecc_ctrl[i], KS2_MSMC_DATA_BASE + i * 4);
6639a72345SMasahiro Yamada 		writel(ecc_ctrl[i], base + KS2_OSR_ECC_CTRL);
6739a72345SMasahiro Yamada 	}
6839a72345SMasahiro Yamada 
6939a72345SMasahiro Yamada 	/* Reset OSR memory to all zeros */
7039a72345SMasahiro Yamada 	for (i = 0; i < KS2_OSR_SIZE; i += 4)
7139a72345SMasahiro Yamada 		writel(0, KS2_OSR_DATA_BASE + i);
7239a72345SMasahiro Yamada 
7339a72345SMasahiro Yamada 	/* Enable OSR ECC check for all the ram banks */
7439a72345SMasahiro Yamada 	for (i = 0; i < KS2_OSR_NUM_RAM_BANKS; i++)
7539a72345SMasahiro Yamada 		writel(ecc_ctrl[i] |
7639a72345SMasahiro Yamada 		       KS2_OSR_ECC_CTRL_CHK, base + KS2_OSR_ECC_CTRL);
7739a72345SMasahiro Yamada }
7839a72345SMasahiro Yamada #endif
7939a72345SMasahiro Yamada 
8039a72345SMasahiro Yamada /* Function to set up PCIe mode */
config_pcie_mode(int pcie_port,enum pci_mode mode)8139a72345SMasahiro Yamada static void config_pcie_mode(int pcie_port,  enum pci_mode mode)
8239a72345SMasahiro Yamada {
8339a72345SMasahiro Yamada 	u32 val = __raw_readl(KS2_DEVCFG);
8439a72345SMasahiro Yamada 
8539a72345SMasahiro Yamada 	if (pcie_port >= MAX_PCI_PORTS)
8639a72345SMasahiro Yamada 		return;
8739a72345SMasahiro Yamada 
8839a72345SMasahiro Yamada 	/**
8939a72345SMasahiro Yamada 	 * each pci port has two bits for mode and it starts at
9039a72345SMasahiro Yamada 	 * bit 1. So use port number to get the right bit position.
9139a72345SMasahiro Yamada 	 */
9239a72345SMasahiro Yamada 	pcie_port <<= 1;
9339a72345SMasahiro Yamada 	val &= ~(DEVCFG_MODE_MASK << pcie_port);
9439a72345SMasahiro Yamada 	val |= ((mode << DEVCFG_MODE_SHIFT) << pcie_port);
9539a72345SMasahiro Yamada 	__raw_writel(val, KS2_DEVCFG);
9639a72345SMasahiro Yamada }
9739a72345SMasahiro Yamada 
msmc_k2hkle_common_setup(void)981f807a9fSNishanth Menon static void msmc_k2hkle_common_setup(void)
991f807a9fSNishanth Menon {
1002283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_0);
1011f807a9fSNishanth Menon 	msmc_share_all_segments(K2HKLE_MSMC_SEGMENT_ARM);
1021f807a9fSNishanth Menon 	msmc_share_all_segments(K2HKLE_MSMC_SEGMENT_NETCP);
1031f807a9fSNishanth Menon 	msmc_share_all_segments(K2HKLE_MSMC_SEGMENT_QM_PDSP);
1041f807a9fSNishanth Menon 	msmc_share_all_segments(K2HKLE_MSMC_SEGMENT_PCIE0);
1052283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_DEBUG);
1062283284bSNishanth Menon }
1072283284bSNishanth Menon 
msmc_k2hk_setup(void)1082283284bSNishanth Menon static void msmc_k2hk_setup(void)
1092283284bSNishanth Menon {
1102283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_1);
1112283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_2);
1122283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_3);
1132283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_4);
1142283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_5);
1152283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_6);
1162283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_7);
1172283284bSNishanth Menon 	msmc_share_all_segments(K2HKE_MSMC_SEGMENT_HYPERLINK);
1181f807a9fSNishanth Menon }
1191f807a9fSNishanth Menon 
msmc_k2l_setup(void)1201f807a9fSNishanth Menon static inline void msmc_k2l_setup(void)
1211f807a9fSNishanth Menon {
1222283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_1);
1232283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_2);
1242283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_3);
1251f807a9fSNishanth Menon 	msmc_share_all_segments(K2L_MSMC_SEGMENT_PCIE1);
1261f807a9fSNishanth Menon }
1271f807a9fSNishanth Menon 
msmc_k2e_setup(void)1281f807a9fSNishanth Menon static inline void msmc_k2e_setup(void)
1291f807a9fSNishanth Menon {
1301f807a9fSNishanth Menon 	msmc_share_all_segments(K2E_MSMC_SEGMENT_PCIE1);
1312283284bSNishanth Menon 	msmc_share_all_segments(K2HKE_MSMC_SEGMENT_HYPERLINK);
1322283284bSNishanth Menon 	msmc_share_all_segments(K2E_MSMC_SEGMENT_TSIP);
1331f807a9fSNishanth Menon }
1341f807a9fSNishanth Menon 
msmc_k2g_setup(void)1352283284bSNishanth Menon static void msmc_k2g_setup(void)
1361f807a9fSNishanth Menon {
1372283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_C6X_0);
1381f807a9fSNishanth Menon 	msmc_share_all_segments(K2G_MSMC_SEGMENT_ARM);
1392283284bSNishanth Menon 	msmc_share_all_segments(K2G_MSMC_SEGMENT_ICSS0);
1402283284bSNishanth Menon 	msmc_share_all_segments(K2G_MSMC_SEGMENT_ICSS1);
1411f807a9fSNishanth Menon 	msmc_share_all_segments(K2G_MSMC_SEGMENT_NSS);
1421f807a9fSNishanth Menon 	msmc_share_all_segments(K2G_MSMC_SEGMENT_PCIE);
1432283284bSNishanth Menon 	msmc_share_all_segments(K2G_MSMC_SEGMENT_USB);
1442283284bSNishanth Menon 	msmc_share_all_segments(K2G_MSMC_SEGMENT_MLB);
1452283284bSNishanth Menon 	msmc_share_all_segments(K2G_MSMC_SEGMENT_PMMC);
1462283284bSNishanth Menon 	msmc_share_all_segments(K2G_MSMC_SEGMENT_DSS);
1472283284bSNishanth Menon 	msmc_share_all_segments(K2G_MSMC_SEGMENT_MMC);
1482283284bSNishanth Menon 	msmc_share_all_segments(KS2_MSMC_SEGMENT_DEBUG);
1491f807a9fSNishanth Menon }
1501f807a9fSNishanth Menon 
arch_cpu_init(void)15139a72345SMasahiro Yamada int arch_cpu_init(void)
15239a72345SMasahiro Yamada {
15339a72345SMasahiro Yamada 	chip_configuration_unlock();
15439a72345SMasahiro Yamada 	icache_enable();
15539a72345SMasahiro Yamada 
1561f807a9fSNishanth Menon 	if (cpu_is_k2g()) {
1571f807a9fSNishanth Menon 		msmc_k2g_setup();
1581f807a9fSNishanth Menon 	} else {
1591f807a9fSNishanth Menon 		msmc_k2hkle_common_setup();
1601f807a9fSNishanth Menon 		if (cpu_is_k2e())
1611f807a9fSNishanth Menon 			msmc_k2e_setup();
1621f807a9fSNishanth Menon 		else if (cpu_is_k2l())
1631f807a9fSNishanth Menon 			msmc_k2l_setup();
1642283284bSNishanth Menon 		else
1652283284bSNishanth Menon 			msmc_k2hk_setup();
1661f807a9fSNishanth Menon 	}
16739a72345SMasahiro Yamada 
16839a72345SMasahiro Yamada 	/* Initialize the PCIe-0 to work as Root Complex */
16939a72345SMasahiro Yamada 	config_pcie_mode(0, ROOTCOMPLEX);
17039a72345SMasahiro Yamada #if defined(CONFIG_SOC_K2E) || defined(CONFIG_SOC_K2L)
17139a72345SMasahiro Yamada 	/* Initialize the PCIe-1 to work as Root Complex */
17239a72345SMasahiro Yamada 	config_pcie_mode(1, ROOTCOMPLEX);
17339a72345SMasahiro Yamada #endif
17439a72345SMasahiro Yamada #ifdef CONFIG_SOC_K2L
17539a72345SMasahiro Yamada 	osr_init();
17639a72345SMasahiro Yamada #endif
17739a72345SMasahiro Yamada 
17839a72345SMasahiro Yamada 	/*
17939a72345SMasahiro Yamada 	 * just initialise the COM2 port so that TI specific
18039a72345SMasahiro Yamada 	 * UART register PWREMU_MGMT is initialized. Linux UART
18139a72345SMasahiro Yamada 	 * driver doesn't handle this.
18239a72345SMasahiro Yamada 	 */
1838c80b193SLokesh Vutla #ifndef CONFIG_DM_SERIAL
18439a72345SMasahiro Yamada 	NS16550_init((NS16550_t)(CONFIG_SYS_NS16550_COM2),
18539a72345SMasahiro Yamada 		     CONFIG_SYS_NS16550_CLK / 16 / CONFIG_BAUDRATE);
1868c80b193SLokesh Vutla #endif
18739a72345SMasahiro Yamada 
18839a72345SMasahiro Yamada 	return 0;
18939a72345SMasahiro Yamada }
19039a72345SMasahiro Yamada 
reset_cpu(ulong addr)19139a72345SMasahiro Yamada void reset_cpu(ulong addr)
19239a72345SMasahiro Yamada {
19339a72345SMasahiro Yamada 	volatile u32 *rstctrl = (volatile u32 *)(KS2_RSTCTRL);
19439a72345SMasahiro Yamada 	u32 tmp;
19539a72345SMasahiro Yamada 
19639a72345SMasahiro Yamada 	tmp = *rstctrl & KS2_RSTCTRL_MASK;
19739a72345SMasahiro Yamada 	*rstctrl = tmp | KS2_RSTCTRL_KEY;
19839a72345SMasahiro Yamada 
19939a72345SMasahiro Yamada 	*rstctrl &= KS2_RSTCTRL_SWRST;
20039a72345SMasahiro Yamada 
20139a72345SMasahiro Yamada 	for (;;)
20239a72345SMasahiro Yamada 		;
20339a72345SMasahiro Yamada }
20439a72345SMasahiro Yamada 
enable_caches(void)20539a72345SMasahiro Yamada void enable_caches(void)
20639a72345SMasahiro Yamada {
20739a72345SMasahiro Yamada #ifndef CONFIG_SYS_DCACHE_OFF
20839a72345SMasahiro Yamada 	/* Enable D-cache. I-cache is already enabled in start.S */
20939a72345SMasahiro Yamada 	dcache_enable();
21039a72345SMasahiro Yamada #endif
21139a72345SMasahiro Yamada }
212aeabe652SLokesh Vutla 
213aeabe652SLokesh Vutla #if defined(CONFIG_DISPLAY_CPUINFO)
print_cpuinfo(void)214aeabe652SLokesh Vutla int print_cpuinfo(void)
215aeabe652SLokesh Vutla {
216aeabe652SLokesh Vutla 	u16 cpu = get_part_number();
217aeabe652SLokesh Vutla 	u8 rev = cpu_revision();
218aeabe652SLokesh Vutla 
219aeabe652SLokesh Vutla 	puts("CPU: ");
220aeabe652SLokesh Vutla 	switch (cpu) {
221aeabe652SLokesh Vutla 	case CPU_66AK2Hx:
222aeabe652SLokesh Vutla 		puts("66AK2Hx SR");
223aeabe652SLokesh Vutla 		break;
224aeabe652SLokesh Vutla 	case CPU_66AK2Lx:
225aeabe652SLokesh Vutla 		puts("66AK2Lx SR");
226aeabe652SLokesh Vutla 		break;
227aeabe652SLokesh Vutla 	case CPU_66AK2Ex:
228aeabe652SLokesh Vutla 		puts("66AK2Ex SR");
229aeabe652SLokesh Vutla 		break;
230f11a328bSLokesh Vutla 	case CPU_66AK2Gx:
2314849d954SRex Chang 		puts("66AK2Gx");
2324849d954SRex Chang #ifdef CONFIG_SOC_K2G
2334849d954SRex Chang 		{
2344849d954SRex Chang 			int speed = get_max_arm_speed(speeds);
2354849d954SRex Chang 			if (speed == SPD1000)
2364849d954SRex Chang 				puts("-100 ");
2374849d954SRex Chang 			else if (speed == SPD600)
2384849d954SRex Chang 				puts("-60 ");
2394849d954SRex Chang 			else
2404849d954SRex Chang 				puts("-xx ");
2414849d954SRex Chang 		}
2424849d954SRex Chang #endif
2434849d954SRex Chang 		puts("SR");
244f11a328bSLokesh Vutla 		break;
245aeabe652SLokesh Vutla 	default:
246aeabe652SLokesh Vutla 		puts("Unknown\n");
247aeabe652SLokesh Vutla 	}
248aeabe652SLokesh Vutla 
249aeabe652SLokesh Vutla 	if (rev == 2)
250aeabe652SLokesh Vutla 		puts("2.0\n");
251aeabe652SLokesh Vutla 	else if (rev == 1)
252aeabe652SLokesh Vutla 		puts("1.1\n");
253aeabe652SLokesh Vutla 	else if (rev == 0)
254aeabe652SLokesh Vutla 		puts("1.0\n");
2554849d954SRex Chang 	else if (rev == 8)
2564849d954SRex Chang 		puts("1.0\n");
257aeabe652SLokesh Vutla 	return 0;
258aeabe652SLokesh Vutla }
259aeabe652SLokesh Vutla #endif
260