xref: /openbmc/u-boot/arch/arm/mach-keystone/include/mach/clock-k2hk.h (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2dc7de222SMasahiro Yamada /*
3dc7de222SMasahiro Yamada  * K2HK: Clock management APIs
4dc7de222SMasahiro Yamada  *
5dc7de222SMasahiro Yamada  * (C) Copyright 2012-2014
6dc7de222SMasahiro Yamada  *     Texas Instruments Incorporated, <www.ti.com>
7dc7de222SMasahiro Yamada  */
8dc7de222SMasahiro Yamada 
9dc7de222SMasahiro Yamada #ifndef __ASM_ARCH_CLOCK_K2HK_H
10dc7de222SMasahiro Yamada #define __ASM_ARCH_CLOCK_K2HK_H
11dc7de222SMasahiro Yamada 
12dc7de222SMasahiro Yamada #define PLLSET_CMD_LIST		"<pa|arm|ddr3a|ddr3b>"
13dc7de222SMasahiro Yamada 
14dc7de222SMasahiro Yamada #define KS2_CLK1_6 sys_clk0_6_clk
15dc7de222SMasahiro Yamada 
16dc7de222SMasahiro Yamada #define CORE_PLL_799    {CORE_PLL,	13,	1,	2}
17dc7de222SMasahiro Yamada #define CORE_PLL_983    {CORE_PLL,	16,	1,	2}
18dc7de222SMasahiro Yamada #define CORE_PLL_999	{CORE_PLL,	122,	15,	1}
19dc7de222SMasahiro Yamada #define CORE_PLL_1167   {CORE_PLL,	19,	1,	2}
20dc7de222SMasahiro Yamada #define CORE_PLL_1228   {CORE_PLL,	20,	1,	2}
21dc7de222SMasahiro Yamada #define CORE_PLL_1200	{CORE_PLL,	625,	32,	2}
22dc7de222SMasahiro Yamada #define PASS_PLL_1228   {PASS_PLL,	20,	1,	2}
23dc7de222SMasahiro Yamada #define PASS_PLL_983    {PASS_PLL,	16,	1,	2}
24dc7de222SMasahiro Yamada #define PASS_PLL_1050   {PASS_PLL,	205,    12,	2}
25dc7de222SMasahiro Yamada #define TETRIS_PLL_500  {TETRIS_PLL,	8,	1,	2}
26dc7de222SMasahiro Yamada #define TETRIS_PLL_750  {TETRIS_PLL,	12,	1,	2}
27dc7de222SMasahiro Yamada #define TETRIS_PLL_800	{TETRIS_PLL,	32,	5,	1}
28dc7de222SMasahiro Yamada #define TETRIS_PLL_687  {TETRIS_PLL,	11,	1,	2}
29dc7de222SMasahiro Yamada #define TETRIS_PLL_625  {TETRIS_PLL,	10,	1,	2}
30dc7de222SMasahiro Yamada #define TETRIS_PLL_812  {TETRIS_PLL,	13,	1,	2}
31dc7de222SMasahiro Yamada #define TETRIS_PLL_875  {TETRIS_PLL,	14,	1,	2}
32dc7de222SMasahiro Yamada #define TETRIS_PLL_1000	{TETRIS_PLL,	40,	5,	1}
33dc7de222SMasahiro Yamada #define TETRIS_PLL_1188 {TETRIS_PLL,	19,	2,	1}
34dc7de222SMasahiro Yamada #define TETRIS_PLL_1200 {TETRIS_PLL,	48,	5,	1}
35dc7de222SMasahiro Yamada #define TETRIS_PLL_1350	{TETRIS_PLL,	54,	5,	1}
36dc7de222SMasahiro Yamada #define TETRIS_PLL_1375 {TETRIS_PLL,	22,	2,	1}
37dc7de222SMasahiro Yamada #define TETRIS_PLL_1400 {TETRIS_PLL,	56,	5,	1}
38dc7de222SMasahiro Yamada #define DDR3_PLL_200(x)	{DDR3##x##_PLL,	4,	1,	2}
39dc7de222SMasahiro Yamada #define DDR3_PLL_400(x)	{DDR3##x##_PLL,	16,	1,	4}
40dc7de222SMasahiro Yamada #define DDR3_PLL_800(x)	{DDR3##x##_PLL,	16,	1,	2}
41dc7de222SMasahiro Yamada #define DDR3_PLL_333(x)	{DDR3##x##_PLL,	20,	1,	6}
42dc7de222SMasahiro Yamada 
437b50e159SLokesh Vutla /* k2h DEV supports 800, 1000, 1200 MHz */
447b50e159SLokesh Vutla #define DEV_SUPPORTED_SPEEDS	0x383
457b50e159SLokesh Vutla /* k2h ARM supportd 800, 1000, 1200, 1350, 1400 MHz */
467b50e159SLokesh Vutla #define ARM_SUPPORTED_SPEEDS	0x3EF
477b50e159SLokesh Vutla 
48dc7de222SMasahiro Yamada #endif
49