1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2552a848eSStefano Babic /*
3552a848eSStefano Babic * (C) Copyright 2007
4552a848eSStefano Babic * Sascha Hauer, Pengutronix
5552a848eSStefano Babic *
6552a848eSStefano Babic * (C) Copyright 2009 Freescale Semiconductor, Inc.
7552a848eSStefano Babic */
8552a848eSStefano Babic
9552a848eSStefano Babic #include <common.h>
10552a848eSStefano Babic #include <asm/arch/imx-regs.h>
11552a848eSStefano Babic #include <asm/arch/clock.h>
12552a848eSStefano Babic #include <asm/arch/sys_proto.h>
13552a848eSStefano Babic
14552a848eSStefano Babic #include <linux/errno.h>
15552a848eSStefano Babic #include <asm/io.h>
16552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
17552a848eSStefano Babic
18552a848eSStefano Babic #if !(defined(CONFIG_MX51) || defined(CONFIG_MX53))
19552a848eSStefano Babic #error "CPU_TYPE not defined"
20552a848eSStefano Babic #endif
21552a848eSStefano Babic
get_cpu_rev(void)22552a848eSStefano Babic u32 get_cpu_rev(void)
23552a848eSStefano Babic {
24552a848eSStefano Babic #ifdef CONFIG_MX51
25552a848eSStefano Babic int system_rev = 0x51000;
26552a848eSStefano Babic #else
27552a848eSStefano Babic int system_rev = 0x53000;
28552a848eSStefano Babic #endif
29552a848eSStefano Babic int reg = __raw_readl(ROM_SI_REV);
30552a848eSStefano Babic
31552a848eSStefano Babic #if defined(CONFIG_MX51)
32552a848eSStefano Babic switch (reg) {
33552a848eSStefano Babic case 0x02:
34552a848eSStefano Babic system_rev |= CHIP_REV_1_1;
35552a848eSStefano Babic break;
36552a848eSStefano Babic case 0x10:
37552a848eSStefano Babic if ((__raw_readl(GPIO1_BASE_ADDR + 0x0) & (0x1 << 22)) == 0)
38552a848eSStefano Babic system_rev |= CHIP_REV_2_5;
39552a848eSStefano Babic else
40552a848eSStefano Babic system_rev |= CHIP_REV_2_0;
41552a848eSStefano Babic break;
42552a848eSStefano Babic case 0x20:
43552a848eSStefano Babic system_rev |= CHIP_REV_3_0;
44552a848eSStefano Babic break;
45552a848eSStefano Babic default:
46552a848eSStefano Babic system_rev |= CHIP_REV_1_0;
47552a848eSStefano Babic break;
48552a848eSStefano Babic }
49552a848eSStefano Babic #else
50552a848eSStefano Babic if (reg < 0x20)
51552a848eSStefano Babic system_rev |= CHIP_REV_1_0;
52552a848eSStefano Babic else
53552a848eSStefano Babic system_rev |= reg;
54552a848eSStefano Babic #endif
55552a848eSStefano Babic return system_rev;
56552a848eSStefano Babic }
57552a848eSStefano Babic
58552a848eSStefano Babic #ifdef CONFIG_REVISION_TAG
get_board_rev(void)59552a848eSStefano Babic u32 __weak get_board_rev(void)
60552a848eSStefano Babic {
61552a848eSStefano Babic return get_cpu_rev();
62552a848eSStefano Babic }
63552a848eSStefano Babic #endif
64552a848eSStefano Babic
65552a848eSStefano Babic #ifndef CONFIG_SYS_DCACHE_OFF
enable_caches(void)66552a848eSStefano Babic void enable_caches(void)
67552a848eSStefano Babic {
68552a848eSStefano Babic /* Enable D-cache. I-cache is already enabled in start.S */
69552a848eSStefano Babic dcache_enable();
70552a848eSStefano Babic }
71552a848eSStefano Babic #endif
72552a848eSStefano Babic
73552a848eSStefano Babic #if defined(CONFIG_FEC_MXC)
imx_get_mac_from_fuse(int dev_id,unsigned char * mac)74552a848eSStefano Babic void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
75552a848eSStefano Babic {
76552a848eSStefano Babic int i;
77552a848eSStefano Babic struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
78552a848eSStefano Babic struct fuse_bank *bank = &iim->bank[1];
79552a848eSStefano Babic struct fuse_bank1_regs *fuse =
80552a848eSStefano Babic (struct fuse_bank1_regs *)bank->fuse_regs;
81552a848eSStefano Babic
82552a848eSStefano Babic for (i = 0; i < 6; i++)
83552a848eSStefano Babic mac[i] = readl(&fuse->mac_addr[i]) & 0xff;
84552a848eSStefano Babic }
85552a848eSStefano Babic #endif
86552a848eSStefano Babic
87552a848eSStefano Babic #ifdef CONFIG_MX53
boot_mode_apply(unsigned cfg_val)88552a848eSStefano Babic void boot_mode_apply(unsigned cfg_val)
89552a848eSStefano Babic {
90552a848eSStefano Babic writel(cfg_val, &((struct srtc_regs *)SRTC_BASE_ADDR)->lpgr);
91552a848eSStefano Babic }
92552a848eSStefano Babic /*
93552a848eSStefano Babic * cfg_val will be used for
94552a848eSStefano Babic * Boot_cfg3[7:0]:Boot_cfg2[7:0]:Boot_cfg1[7:0]
95552a848eSStefano Babic *
96552a848eSStefano Babic * If bit 28 of LPGR is set upon watchdog reset,
97552a848eSStefano Babic * bits[25:0] of LPGR will move to SBMR.
98552a848eSStefano Babic */
99552a848eSStefano Babic const struct boot_mode soc_boot_modes[] = {
100552a848eSStefano Babic {"normal", MAKE_CFGVAL(0x00, 0x00, 0x00, 0x00)},
101552a848eSStefano Babic /* usb or serial download */
102552a848eSStefano Babic {"usb", MAKE_CFGVAL(0x00, 0x00, 0x00, 0x13)},
103552a848eSStefano Babic {"sata", MAKE_CFGVAL(0x28, 0x00, 0x00, 0x12)},
104552a848eSStefano Babic {"escpi1:0", MAKE_CFGVAL(0x38, 0x20, 0x00, 0x12)},
105552a848eSStefano Babic {"escpi1:1", MAKE_CFGVAL(0x38, 0x20, 0x04, 0x12)},
106552a848eSStefano Babic {"escpi1:2", MAKE_CFGVAL(0x38, 0x20, 0x08, 0x12)},
107552a848eSStefano Babic {"escpi1:3", MAKE_CFGVAL(0x38, 0x20, 0x0c, 0x12)},
108552a848eSStefano Babic /* 4 bit bus width */
109552a848eSStefano Babic {"esdhc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x12)},
110552a848eSStefano Babic {"esdhc2", MAKE_CFGVAL(0x40, 0x20, 0x08, 0x12)},
111552a848eSStefano Babic {"esdhc3", MAKE_CFGVAL(0x40, 0x20, 0x10, 0x12)},
112552a848eSStefano Babic {"esdhc4", MAKE_CFGVAL(0x40, 0x20, 0x18, 0x12)},
113552a848eSStefano Babic {NULL, 0},
114552a848eSStefano Babic };
115552a848eSStefano Babic #endif
116