xref: /openbmc/u-boot/arch/arm/mach-imx/mx5/clock.c (revision cf033e04da315ba949e804c127abae0134bda30f)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2552a848eSStefano Babic /*
3552a848eSStefano Babic  * (C) Copyright 2007
4552a848eSStefano Babic  * Sascha Hauer, Pengutronix
5552a848eSStefano Babic  *
6552a848eSStefano Babic  * (C) Copyright 2009 Freescale Semiconductor, Inc.
7552a848eSStefano Babic  */
8552a848eSStefano Babic 
9552a848eSStefano Babic #include <common.h>
10552a848eSStefano Babic #include <asm/io.h>
11552a848eSStefano Babic #include <linux/errno.h>
12552a848eSStefano Babic #include <asm/arch/imx-regs.h>
13552a848eSStefano Babic #include <asm/arch/crm_regs.h>
14552a848eSStefano Babic #include <asm/arch/clock.h>
15552a848eSStefano Babic #include <div64.h>
16552a848eSStefano Babic #include <asm/arch/sys_proto.h>
17552a848eSStefano Babic 
18552a848eSStefano Babic enum pll_clocks {
19552a848eSStefano Babic 	PLL1_CLOCK = 0,
20552a848eSStefano Babic 	PLL2_CLOCK,
21552a848eSStefano Babic 	PLL3_CLOCK,
22552a848eSStefano Babic #ifdef CONFIG_MX53
23552a848eSStefano Babic 	PLL4_CLOCK,
24552a848eSStefano Babic #endif
25552a848eSStefano Babic 	PLL_CLOCKS,
26552a848eSStefano Babic };
27552a848eSStefano Babic 
28552a848eSStefano Babic struct mxc_pll_reg *mxc_plls[PLL_CLOCKS] = {
29552a848eSStefano Babic 	[PLL1_CLOCK] = (struct mxc_pll_reg *)PLL1_BASE_ADDR,
30552a848eSStefano Babic 	[PLL2_CLOCK] = (struct mxc_pll_reg *)PLL2_BASE_ADDR,
31552a848eSStefano Babic 	[PLL3_CLOCK] = (struct mxc_pll_reg *)PLL3_BASE_ADDR,
32552a848eSStefano Babic #ifdef	CONFIG_MX53
33552a848eSStefano Babic 	[PLL4_CLOCK] = (struct mxc_pll_reg *)PLL4_BASE_ADDR,
34552a848eSStefano Babic #endif
35552a848eSStefano Babic };
36552a848eSStefano Babic 
37552a848eSStefano Babic #define AHB_CLK_ROOT    133333333
38552a848eSStefano Babic #define SZ_DEC_1M       1000000
39552a848eSStefano Babic #define PLL_PD_MAX      16      /* Actual pd+1 */
40552a848eSStefano Babic #define PLL_MFI_MAX     15
41552a848eSStefano Babic #define PLL_MFI_MIN     5
42552a848eSStefano Babic #define ARM_DIV_MAX     8
43552a848eSStefano Babic #define IPG_DIV_MAX     4
44552a848eSStefano Babic #define AHB_DIV_MAX     8
45552a848eSStefano Babic #define EMI_DIV_MAX     8
46552a848eSStefano Babic #define NFC_DIV_MAX     8
47552a848eSStefano Babic 
48552a848eSStefano Babic #define MX5_CBCMR	0x00015154
49552a848eSStefano Babic #define MX5_CBCDR	0x02888945
50552a848eSStefano Babic 
51552a848eSStefano Babic struct fixed_pll_mfd {
52552a848eSStefano Babic 	u32 ref_clk_hz;
53552a848eSStefano Babic 	u32 mfd;
54552a848eSStefano Babic };
55552a848eSStefano Babic 
56552a848eSStefano Babic const struct fixed_pll_mfd fixed_mfd[] = {
57552a848eSStefano Babic 	{MXC_HCLK, 24 * 16},
58552a848eSStefano Babic };
59552a848eSStefano Babic 
60552a848eSStefano Babic struct pll_param {
61552a848eSStefano Babic 	u32 pd;
62552a848eSStefano Babic 	u32 mfi;
63552a848eSStefano Babic 	u32 mfn;
64552a848eSStefano Babic 	u32 mfd;
65552a848eSStefano Babic };
66552a848eSStefano Babic 
67552a848eSStefano Babic #define PLL_FREQ_MAX(ref_clk)  (4 * (ref_clk) * PLL_MFI_MAX)
68552a848eSStefano Babic #define PLL_FREQ_MIN(ref_clk) \
69552a848eSStefano Babic 		((2 * (ref_clk) * (PLL_MFI_MIN - 1)) / PLL_PD_MAX)
70552a848eSStefano Babic #define MAX_DDR_CLK     420000000
71552a848eSStefano Babic #define NFC_CLK_MAX     34000000
72552a848eSStefano Babic 
73552a848eSStefano Babic struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
74552a848eSStefano Babic 
set_usboh3_clk(void)75552a848eSStefano Babic void set_usboh3_clk(void)
76552a848eSStefano Babic {
77552a848eSStefano Babic 	clrsetbits_le32(&mxc_ccm->cscmr1,
78552a848eSStefano Babic 			MXC_CCM_CSCMR1_USBOH3_CLK_SEL_MASK,
79552a848eSStefano Babic 			MXC_CCM_CSCMR1_USBOH3_CLK_SEL(1));
80552a848eSStefano Babic 	clrsetbits_le32(&mxc_ccm->cscdr1,
81552a848eSStefano Babic 			MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK |
82552a848eSStefano Babic 			MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK,
83552a848eSStefano Babic 			MXC_CCM_CSCDR1_USBOH3_CLK_PRED(4) |
84552a848eSStefano Babic 			MXC_CCM_CSCDR1_USBOH3_CLK_PODF(1));
85552a848eSStefano Babic }
86552a848eSStefano Babic 
enable_usboh3_clk(bool enable)87552a848eSStefano Babic void enable_usboh3_clk(bool enable)
88552a848eSStefano Babic {
89552a848eSStefano Babic 	unsigned int cg = enable ? MXC_CCM_CCGR_CG_ON : MXC_CCM_CCGR_CG_OFF;
90552a848eSStefano Babic 
91552a848eSStefano Babic 	clrsetbits_le32(&mxc_ccm->CCGR2,
92552a848eSStefano Babic 			MXC_CCM_CCGR2_USBOH3_60M(MXC_CCM_CCGR_CG_MASK),
93552a848eSStefano Babic 			MXC_CCM_CCGR2_USBOH3_60M(cg));
94552a848eSStefano Babic }
95552a848eSStefano Babic 
96552a848eSStefano Babic #ifdef CONFIG_SYS_I2C_MXC
97552a848eSStefano Babic /* i2c_num can be from 0, to 1 for i.MX51 and 2 for i.MX53 */
enable_i2c_clk(unsigned char enable,unsigned i2c_num)98552a848eSStefano Babic int enable_i2c_clk(unsigned char enable, unsigned i2c_num)
99552a848eSStefano Babic {
100552a848eSStefano Babic 	u32 mask;
101552a848eSStefano Babic 
102552a848eSStefano Babic #if defined(CONFIG_MX51)
103552a848eSStefano Babic 	if (i2c_num > 1)
104552a848eSStefano Babic #elif defined(CONFIG_MX53)
105552a848eSStefano Babic 	if (i2c_num > 2)
106552a848eSStefano Babic #endif
107552a848eSStefano Babic 		return -EINVAL;
108552a848eSStefano Babic 	mask = MXC_CCM_CCGR_CG_MASK <<
109552a848eSStefano Babic 			(MXC_CCM_CCGR1_I2C1_OFFSET + (i2c_num << 1));
110552a848eSStefano Babic 	if (enable)
111552a848eSStefano Babic 		setbits_le32(&mxc_ccm->CCGR1, mask);
112552a848eSStefano Babic 	else
113552a848eSStefano Babic 		clrbits_le32(&mxc_ccm->CCGR1, mask);
114552a848eSStefano Babic 	return 0;
115552a848eSStefano Babic }
116552a848eSStefano Babic #endif
117552a848eSStefano Babic 
set_usb_phy_clk(void)118552a848eSStefano Babic void set_usb_phy_clk(void)
119552a848eSStefano Babic {
120552a848eSStefano Babic 	clrbits_le32(&mxc_ccm->cscmr1, MXC_CCM_CSCMR1_USB_PHY_CLK_SEL);
121552a848eSStefano Babic }
122552a848eSStefano Babic 
123552a848eSStefano Babic #if defined(CONFIG_MX51)
enable_usb_phy1_clk(bool enable)124552a848eSStefano Babic void enable_usb_phy1_clk(bool enable)
125552a848eSStefano Babic {
126552a848eSStefano Babic 	unsigned int cg = enable ? MXC_CCM_CCGR_CG_ON : MXC_CCM_CCGR_CG_OFF;
127552a848eSStefano Babic 
128552a848eSStefano Babic 	clrsetbits_le32(&mxc_ccm->CCGR2,
129552a848eSStefano Babic 			MXC_CCM_CCGR2_USB_PHY(MXC_CCM_CCGR_CG_MASK),
130552a848eSStefano Babic 			MXC_CCM_CCGR2_USB_PHY(cg));
131552a848eSStefano Babic }
132552a848eSStefano Babic 
enable_usb_phy2_clk(bool enable)133552a848eSStefano Babic void enable_usb_phy2_clk(bool enable)
134552a848eSStefano Babic {
135552a848eSStefano Babic 	/* i.MX51 has a single USB PHY clock, so do nothing here. */
136552a848eSStefano Babic }
137552a848eSStefano Babic #elif defined(CONFIG_MX53)
enable_usb_phy1_clk(bool enable)138552a848eSStefano Babic void enable_usb_phy1_clk(bool enable)
139552a848eSStefano Babic {
140552a848eSStefano Babic 	unsigned int cg = enable ? MXC_CCM_CCGR_CG_ON : MXC_CCM_CCGR_CG_OFF;
141552a848eSStefano Babic 
142552a848eSStefano Babic 	clrsetbits_le32(&mxc_ccm->CCGR4,
143552a848eSStefano Babic 			MXC_CCM_CCGR4_USB_PHY1(MXC_CCM_CCGR_CG_MASK),
144552a848eSStefano Babic 			MXC_CCM_CCGR4_USB_PHY1(cg));
145552a848eSStefano Babic }
146552a848eSStefano Babic 
enable_usb_phy2_clk(bool enable)147552a848eSStefano Babic void enable_usb_phy2_clk(bool enable)
148552a848eSStefano Babic {
149552a848eSStefano Babic 	unsigned int cg = enable ? MXC_CCM_CCGR_CG_ON : MXC_CCM_CCGR_CG_OFF;
150552a848eSStefano Babic 
151552a848eSStefano Babic 	clrsetbits_le32(&mxc_ccm->CCGR4,
152552a848eSStefano Babic 			MXC_CCM_CCGR4_USB_PHY2(MXC_CCM_CCGR_CG_MASK),
153552a848eSStefano Babic 			MXC_CCM_CCGR4_USB_PHY2(cg));
154552a848eSStefano Babic }
155552a848eSStefano Babic #endif
156552a848eSStefano Babic 
157552a848eSStefano Babic /*
158552a848eSStefano Babic  * Calculate the frequency of PLLn.
159552a848eSStefano Babic  */
decode_pll(struct mxc_pll_reg * pll,uint32_t infreq)160552a848eSStefano Babic static uint32_t decode_pll(struct mxc_pll_reg *pll, uint32_t infreq)
161552a848eSStefano Babic {
162552a848eSStefano Babic 	uint32_t ctrl, op, mfd, mfn, mfi, pdf, ret;
163552a848eSStefano Babic 	uint64_t refclk, temp;
164552a848eSStefano Babic 	int32_t mfn_abs;
165552a848eSStefano Babic 
166552a848eSStefano Babic 	ctrl = readl(&pll->ctrl);
167552a848eSStefano Babic 
168552a848eSStefano Babic 	if (ctrl & MXC_DPLLC_CTL_HFSM) {
169552a848eSStefano Babic 		mfn = readl(&pll->hfs_mfn);
170552a848eSStefano Babic 		mfd = readl(&pll->hfs_mfd);
171552a848eSStefano Babic 		op = readl(&pll->hfs_op);
172552a848eSStefano Babic 	} else {
173552a848eSStefano Babic 		mfn = readl(&pll->mfn);
174552a848eSStefano Babic 		mfd = readl(&pll->mfd);
175552a848eSStefano Babic 		op = readl(&pll->op);
176552a848eSStefano Babic 	}
177552a848eSStefano Babic 
178552a848eSStefano Babic 	mfd &= MXC_DPLLC_MFD_MFD_MASK;
179552a848eSStefano Babic 	mfn &= MXC_DPLLC_MFN_MFN_MASK;
180552a848eSStefano Babic 	pdf = op & MXC_DPLLC_OP_PDF_MASK;
181552a848eSStefano Babic 	mfi = MXC_DPLLC_OP_MFI_RD(op);
182552a848eSStefano Babic 
183552a848eSStefano Babic 	/* 21.2.3 */
184552a848eSStefano Babic 	if (mfi < 5)
185552a848eSStefano Babic 		mfi = 5;
186552a848eSStefano Babic 
187552a848eSStefano Babic 	/* Sign extend */
188552a848eSStefano Babic 	if (mfn >= 0x04000000) {
189552a848eSStefano Babic 		mfn |= 0xfc000000;
190552a848eSStefano Babic 		mfn_abs = -mfn;
191552a848eSStefano Babic 	} else
192552a848eSStefano Babic 		mfn_abs = mfn;
193552a848eSStefano Babic 
194552a848eSStefano Babic 	refclk = infreq * 2;
195552a848eSStefano Babic 	if (ctrl & MXC_DPLLC_CTL_DPDCK0_2_EN)
196552a848eSStefano Babic 		refclk *= 2;
197552a848eSStefano Babic 
198552a848eSStefano Babic 	do_div(refclk, pdf + 1);
199552a848eSStefano Babic 	temp = refclk * mfn_abs;
200552a848eSStefano Babic 	do_div(temp, mfd + 1);
201552a848eSStefano Babic 	ret = refclk * mfi;
202552a848eSStefano Babic 
203552a848eSStefano Babic 	if ((int)mfn < 0)
204552a848eSStefano Babic 		ret -= temp;
205552a848eSStefano Babic 	else
206552a848eSStefano Babic 		ret += temp;
207552a848eSStefano Babic 
208552a848eSStefano Babic 	return ret;
209552a848eSStefano Babic }
210552a848eSStefano Babic 
211552a848eSStefano Babic #ifdef CONFIG_MX51
212552a848eSStefano Babic /*
213552a848eSStefano Babic  * This function returns the Frequency Pre-Multiplier clock.
214552a848eSStefano Babic  */
get_fpm(void)215552a848eSStefano Babic static u32 get_fpm(void)
216552a848eSStefano Babic {
217552a848eSStefano Babic 	u32 mult;
218552a848eSStefano Babic 	u32 ccr = readl(&mxc_ccm->ccr);
219552a848eSStefano Babic 
220552a848eSStefano Babic 	if (ccr & MXC_CCM_CCR_FPM_MULT)
221552a848eSStefano Babic 		mult = 1024;
222552a848eSStefano Babic 	else
223552a848eSStefano Babic 		mult = 512;
224552a848eSStefano Babic 
225552a848eSStefano Babic 	return MXC_CLK32 * mult;
226552a848eSStefano Babic }
227552a848eSStefano Babic #endif
228552a848eSStefano Babic 
229552a848eSStefano Babic /*
230552a848eSStefano Babic  * This function returns the low power audio clock.
231552a848eSStefano Babic  */
get_lp_apm(void)232552a848eSStefano Babic static u32 get_lp_apm(void)
233552a848eSStefano Babic {
234552a848eSStefano Babic 	u32 ret_val = 0;
235552a848eSStefano Babic 	u32 ccsr = readl(&mxc_ccm->ccsr);
236552a848eSStefano Babic 
237552a848eSStefano Babic 	if (ccsr & MXC_CCM_CCSR_LP_APM)
238552a848eSStefano Babic #if defined(CONFIG_MX51)
239552a848eSStefano Babic 		ret_val = get_fpm();
240552a848eSStefano Babic #elif defined(CONFIG_MX53)
241552a848eSStefano Babic 		ret_val = decode_pll(mxc_plls[PLL4_CLOCK], MXC_HCLK);
242552a848eSStefano Babic #endif
243552a848eSStefano Babic 	else
244552a848eSStefano Babic 		ret_val = MXC_HCLK;
245552a848eSStefano Babic 
246552a848eSStefano Babic 	return ret_val;
247552a848eSStefano Babic }
248552a848eSStefano Babic 
249552a848eSStefano Babic /*
250552a848eSStefano Babic  * Get mcu main rate
251552a848eSStefano Babic  */
get_mcu_main_clk(void)252552a848eSStefano Babic u32 get_mcu_main_clk(void)
253552a848eSStefano Babic {
254552a848eSStefano Babic 	u32 reg, freq;
255552a848eSStefano Babic 
256552a848eSStefano Babic 	reg = MXC_CCM_CACRR_ARM_PODF_RD(readl(&mxc_ccm->cacrr));
257552a848eSStefano Babic 	freq = decode_pll(mxc_plls[PLL1_CLOCK], MXC_HCLK);
258552a848eSStefano Babic 	return freq / (reg + 1);
259552a848eSStefano Babic }
260552a848eSStefano Babic 
261552a848eSStefano Babic /*
262552a848eSStefano Babic  * Get the rate of peripheral's root clock.
263552a848eSStefano Babic  */
get_periph_clk(void)264552a848eSStefano Babic u32 get_periph_clk(void)
265552a848eSStefano Babic {
266552a848eSStefano Babic 	u32 reg;
267552a848eSStefano Babic 
268552a848eSStefano Babic 	reg = readl(&mxc_ccm->cbcdr);
269552a848eSStefano Babic 	if (!(reg & MXC_CCM_CBCDR_PERIPH_CLK_SEL))
270552a848eSStefano Babic 		return decode_pll(mxc_plls[PLL2_CLOCK], MXC_HCLK);
271552a848eSStefano Babic 	reg = readl(&mxc_ccm->cbcmr);
272552a848eSStefano Babic 	switch (MXC_CCM_CBCMR_PERIPH_CLK_SEL_RD(reg)) {
273552a848eSStefano Babic 	case 0:
274552a848eSStefano Babic 		return decode_pll(mxc_plls[PLL1_CLOCK], MXC_HCLK);
275552a848eSStefano Babic 	case 1:
276552a848eSStefano Babic 		return decode_pll(mxc_plls[PLL3_CLOCK], MXC_HCLK);
277552a848eSStefano Babic 	case 2:
278552a848eSStefano Babic 		return get_lp_apm();
279552a848eSStefano Babic 	default:
280552a848eSStefano Babic 		return 0;
281552a848eSStefano Babic 	}
282552a848eSStefano Babic 	/* NOTREACHED */
283552a848eSStefano Babic }
284552a848eSStefano Babic 
285552a848eSStefano Babic /*
286552a848eSStefano Babic  * Get the rate of ipg clock.
287552a848eSStefano Babic  */
get_ipg_clk(void)288552a848eSStefano Babic static u32 get_ipg_clk(void)
289552a848eSStefano Babic {
290552a848eSStefano Babic 	uint32_t freq, reg, div;
291552a848eSStefano Babic 
292552a848eSStefano Babic 	freq = get_ahb_clk();
293552a848eSStefano Babic 
294552a848eSStefano Babic 	reg = readl(&mxc_ccm->cbcdr);
295552a848eSStefano Babic 	div = MXC_CCM_CBCDR_IPG_PODF_RD(reg) + 1;
296552a848eSStefano Babic 
297552a848eSStefano Babic 	return freq / div;
298552a848eSStefano Babic }
299552a848eSStefano Babic 
300552a848eSStefano Babic /*
301552a848eSStefano Babic  * Get the rate of ipg_per clock.
302552a848eSStefano Babic  */
get_ipg_per_clk(void)303552a848eSStefano Babic static u32 get_ipg_per_clk(void)
304552a848eSStefano Babic {
305552a848eSStefano Babic 	u32 freq, pred1, pred2, podf;
306552a848eSStefano Babic 
307552a848eSStefano Babic 	if (readl(&mxc_ccm->cbcmr) & MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL)
308552a848eSStefano Babic 		return get_ipg_clk();
309552a848eSStefano Babic 
310552a848eSStefano Babic 	if (readl(&mxc_ccm->cbcmr) & MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL)
311552a848eSStefano Babic 		freq = get_lp_apm();
312552a848eSStefano Babic 	else
313552a848eSStefano Babic 		freq = get_periph_clk();
314552a848eSStefano Babic 	podf = readl(&mxc_ccm->cbcdr);
315552a848eSStefano Babic 	pred1 = MXC_CCM_CBCDR_PERCLK_PRED1_RD(podf);
316552a848eSStefano Babic 	pred2 = MXC_CCM_CBCDR_PERCLK_PRED2_RD(podf);
317552a848eSStefano Babic 	podf = MXC_CCM_CBCDR_PERCLK_PODF_RD(podf);
318552a848eSStefano Babic 	return freq / ((pred1 + 1) * (pred2 + 1) * (podf + 1));
319552a848eSStefano Babic }
320552a848eSStefano Babic 
321552a848eSStefano Babic /* Get the output clock rate of a standard PLL MUX for peripherals. */
get_standard_pll_sel_clk(u32 clk_sel)322552a848eSStefano Babic static u32 get_standard_pll_sel_clk(u32 clk_sel)
323552a848eSStefano Babic {
324552a848eSStefano Babic 	u32 freq = 0;
325552a848eSStefano Babic 
326552a848eSStefano Babic 	switch (clk_sel & 0x3) {
327552a848eSStefano Babic 	case 0:
328552a848eSStefano Babic 		freq = decode_pll(mxc_plls[PLL1_CLOCK], MXC_HCLK);
329552a848eSStefano Babic 		break;
330552a848eSStefano Babic 	case 1:
331552a848eSStefano Babic 		freq = decode_pll(mxc_plls[PLL2_CLOCK], MXC_HCLK);
332552a848eSStefano Babic 		break;
333552a848eSStefano Babic 	case 2:
334552a848eSStefano Babic 		freq = decode_pll(mxc_plls[PLL3_CLOCK], MXC_HCLK);
335552a848eSStefano Babic 		break;
336552a848eSStefano Babic 	case 3:
337552a848eSStefano Babic 		freq = get_lp_apm();
338552a848eSStefano Babic 		break;
339552a848eSStefano Babic 	}
340552a848eSStefano Babic 
341552a848eSStefano Babic 	return freq;
342552a848eSStefano Babic }
343552a848eSStefano Babic 
344552a848eSStefano Babic /*
345552a848eSStefano Babic  * Get the rate of uart clk.
346552a848eSStefano Babic  */
get_uart_clk(void)347552a848eSStefano Babic static u32 get_uart_clk(void)
348552a848eSStefano Babic {
349552a848eSStefano Babic 	unsigned int clk_sel, freq, reg, pred, podf;
350552a848eSStefano Babic 
351552a848eSStefano Babic 	reg = readl(&mxc_ccm->cscmr1);
352552a848eSStefano Babic 	clk_sel = MXC_CCM_CSCMR1_UART_CLK_SEL_RD(reg);
353552a848eSStefano Babic 	freq = get_standard_pll_sel_clk(clk_sel);
354552a848eSStefano Babic 
355552a848eSStefano Babic 	reg = readl(&mxc_ccm->cscdr1);
356552a848eSStefano Babic 	pred = MXC_CCM_CSCDR1_UART_CLK_PRED_RD(reg);
357552a848eSStefano Babic 	podf = MXC_CCM_CSCDR1_UART_CLK_PODF_RD(reg);
358552a848eSStefano Babic 	freq /= (pred + 1) * (podf + 1);
359552a848eSStefano Babic 
360552a848eSStefano Babic 	return freq;
361552a848eSStefano Babic }
362552a848eSStefano Babic 
363552a848eSStefano Babic /*
364552a848eSStefano Babic  * get cspi clock rate.
365552a848eSStefano Babic  */
imx_get_cspiclk(void)366552a848eSStefano Babic static u32 imx_get_cspiclk(void)
367552a848eSStefano Babic {
368552a848eSStefano Babic 	u32 ret_val = 0, pdf, pre_pdf, clk_sel, freq;
369552a848eSStefano Babic 	u32 cscmr1 = readl(&mxc_ccm->cscmr1);
370552a848eSStefano Babic 	u32 cscdr2 = readl(&mxc_ccm->cscdr2);
371552a848eSStefano Babic 
372552a848eSStefano Babic 	pre_pdf = MXC_CCM_CSCDR2_CSPI_CLK_PRED_RD(cscdr2);
373552a848eSStefano Babic 	pdf = MXC_CCM_CSCDR2_CSPI_CLK_PODF_RD(cscdr2);
374552a848eSStefano Babic 	clk_sel = MXC_CCM_CSCMR1_CSPI_CLK_SEL_RD(cscmr1);
375552a848eSStefano Babic 	freq = get_standard_pll_sel_clk(clk_sel);
376552a848eSStefano Babic 	ret_val = freq / ((pre_pdf + 1) * (pdf + 1));
377552a848eSStefano Babic 	return ret_val;
378552a848eSStefano Babic }
379552a848eSStefano Babic 
380552a848eSStefano Babic /*
381552a848eSStefano Babic  * get esdhc clock rate.
382552a848eSStefano Babic  */
get_esdhc_clk(u32 port)383552a848eSStefano Babic static u32 get_esdhc_clk(u32 port)
384552a848eSStefano Babic {
385552a848eSStefano Babic 	u32 clk_sel = 0, pred = 0, podf = 0, freq = 0;
386552a848eSStefano Babic 	u32 cscmr1 = readl(&mxc_ccm->cscmr1);
387552a848eSStefano Babic 	u32 cscdr1 = readl(&mxc_ccm->cscdr1);
388552a848eSStefano Babic 
389552a848eSStefano Babic 	switch (port) {
390552a848eSStefano Babic 	case 0:
391552a848eSStefano Babic 		clk_sel = MXC_CCM_CSCMR1_ESDHC1_MSHC1_CLK_SEL_RD(cscmr1);
392552a848eSStefano Babic 		pred = MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PRED_RD(cscdr1);
393552a848eSStefano Babic 		podf = MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PODF_RD(cscdr1);
394552a848eSStefano Babic 		break;
395552a848eSStefano Babic 	case 1:
396552a848eSStefano Babic 		clk_sel = MXC_CCM_CSCMR1_ESDHC2_MSHC2_CLK_SEL_RD(cscmr1);
397552a848eSStefano Babic 		pred = MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PRED_RD(cscdr1);
398552a848eSStefano Babic 		podf = MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PODF_RD(cscdr1);
399552a848eSStefano Babic 		break;
400552a848eSStefano Babic 	case 2:
401552a848eSStefano Babic 		if (cscmr1 & MXC_CCM_CSCMR1_ESDHC3_CLK_SEL)
402552a848eSStefano Babic 			return get_esdhc_clk(1);
403552a848eSStefano Babic 		else
404552a848eSStefano Babic 			return get_esdhc_clk(0);
405552a848eSStefano Babic 	case 3:
406552a848eSStefano Babic 		if (cscmr1 & MXC_CCM_CSCMR1_ESDHC4_CLK_SEL)
407552a848eSStefano Babic 			return get_esdhc_clk(1);
408552a848eSStefano Babic 		else
409552a848eSStefano Babic 			return get_esdhc_clk(0);
410552a848eSStefano Babic 	default:
411552a848eSStefano Babic 		break;
412552a848eSStefano Babic 	}
413552a848eSStefano Babic 
414552a848eSStefano Babic 	freq = get_standard_pll_sel_clk(clk_sel) / ((pred + 1) * (podf + 1));
415552a848eSStefano Babic 	return freq;
416552a848eSStefano Babic }
417552a848eSStefano Babic 
get_axi_a_clk(void)418552a848eSStefano Babic static u32 get_axi_a_clk(void)
419552a848eSStefano Babic {
420552a848eSStefano Babic 	u32 cbcdr = readl(&mxc_ccm->cbcdr);
421552a848eSStefano Babic 	u32 pdf = MXC_CCM_CBCDR_AXI_A_PODF_RD(cbcdr);
422552a848eSStefano Babic 
423552a848eSStefano Babic 	return  get_periph_clk() / (pdf + 1);
424552a848eSStefano Babic }
425552a848eSStefano Babic 
get_axi_b_clk(void)426552a848eSStefano Babic static u32 get_axi_b_clk(void)
427552a848eSStefano Babic {
428552a848eSStefano Babic 	u32 cbcdr = readl(&mxc_ccm->cbcdr);
429552a848eSStefano Babic 	u32 pdf = MXC_CCM_CBCDR_AXI_B_PODF_RD(cbcdr);
430552a848eSStefano Babic 
431552a848eSStefano Babic 	return  get_periph_clk() / (pdf + 1);
432552a848eSStefano Babic }
433552a848eSStefano Babic 
get_emi_slow_clk(void)434552a848eSStefano Babic static u32 get_emi_slow_clk(void)
435552a848eSStefano Babic {
436552a848eSStefano Babic 	u32 cbcdr = readl(&mxc_ccm->cbcdr);
437552a848eSStefano Babic 	u32 emi_clk_sel = cbcdr & MXC_CCM_CBCDR_EMI_CLK_SEL;
438552a848eSStefano Babic 	u32 pdf = MXC_CCM_CBCDR_EMI_PODF_RD(cbcdr);
439552a848eSStefano Babic 
440552a848eSStefano Babic 	if (emi_clk_sel)
441552a848eSStefano Babic 		return  get_ahb_clk() / (pdf + 1);
442552a848eSStefano Babic 
443552a848eSStefano Babic 	return  get_periph_clk() / (pdf + 1);
444552a848eSStefano Babic }
445552a848eSStefano Babic 
get_ddr_clk(void)446552a848eSStefano Babic static u32 get_ddr_clk(void)
447552a848eSStefano Babic {
448552a848eSStefano Babic 	u32 ret_val = 0;
449552a848eSStefano Babic 	u32 cbcmr = readl(&mxc_ccm->cbcmr);
450552a848eSStefano Babic 	u32 ddr_clk_sel = MXC_CCM_CBCMR_DDR_CLK_SEL_RD(cbcmr);
451552a848eSStefano Babic #ifdef CONFIG_MX51
452552a848eSStefano Babic 	u32 cbcdr = readl(&mxc_ccm->cbcdr);
453552a848eSStefano Babic 	if (cbcdr & MXC_CCM_CBCDR_DDR_HIFREQ_SEL) {
454552a848eSStefano Babic 		u32 ddr_clk_podf = MXC_CCM_CBCDR_DDR_PODF_RD(cbcdr);
455552a848eSStefano Babic 
456552a848eSStefano Babic 		ret_val = decode_pll(mxc_plls[PLL1_CLOCK], MXC_HCLK);
457552a848eSStefano Babic 		ret_val /= ddr_clk_podf + 1;
458552a848eSStefano Babic 
459552a848eSStefano Babic 		return ret_val;
460552a848eSStefano Babic 	}
461552a848eSStefano Babic #endif
462552a848eSStefano Babic 	switch (ddr_clk_sel) {
463552a848eSStefano Babic 	case 0:
464552a848eSStefano Babic 		ret_val = get_axi_a_clk();
465552a848eSStefano Babic 		break;
466552a848eSStefano Babic 	case 1:
467552a848eSStefano Babic 		ret_val = get_axi_b_clk();
468552a848eSStefano Babic 		break;
469552a848eSStefano Babic 	case 2:
470552a848eSStefano Babic 		ret_val = get_emi_slow_clk();
471552a848eSStefano Babic 		break;
472552a848eSStefano Babic 	case 3:
473552a848eSStefano Babic 		ret_val = get_ahb_clk();
474552a848eSStefano Babic 		break;
475552a848eSStefano Babic 	default:
476552a848eSStefano Babic 		break;
477552a848eSStefano Babic 	}
478552a848eSStefano Babic 
479552a848eSStefano Babic 	return ret_val;
480552a848eSStefano Babic }
481552a848eSStefano Babic 
482552a848eSStefano Babic /*
483552a848eSStefano Babic  * The API of get mxc clocks.
484552a848eSStefano Babic  */
mxc_get_clock(enum mxc_clock clk)485552a848eSStefano Babic unsigned int mxc_get_clock(enum mxc_clock clk)
486552a848eSStefano Babic {
487552a848eSStefano Babic 	switch (clk) {
488552a848eSStefano Babic 	case MXC_ARM_CLK:
489552a848eSStefano Babic 		return get_mcu_main_clk();
490552a848eSStefano Babic 	case MXC_AHB_CLK:
491552a848eSStefano Babic 		return get_ahb_clk();
492552a848eSStefano Babic 	case MXC_IPG_CLK:
493552a848eSStefano Babic 		return get_ipg_clk();
494552a848eSStefano Babic 	case MXC_IPG_PERCLK:
495552a848eSStefano Babic 	case MXC_I2C_CLK:
496552a848eSStefano Babic 		return get_ipg_per_clk();
497552a848eSStefano Babic 	case MXC_UART_CLK:
498552a848eSStefano Babic 		return get_uart_clk();
499552a848eSStefano Babic 	case MXC_CSPI_CLK:
500552a848eSStefano Babic 		return imx_get_cspiclk();
501552a848eSStefano Babic 	case MXC_ESDHC_CLK:
502552a848eSStefano Babic 		return get_esdhc_clk(0);
503552a848eSStefano Babic 	case MXC_ESDHC2_CLK:
504552a848eSStefano Babic 		return get_esdhc_clk(1);
505552a848eSStefano Babic 	case MXC_ESDHC3_CLK:
506552a848eSStefano Babic 		return get_esdhc_clk(2);
507552a848eSStefano Babic 	case MXC_ESDHC4_CLK:
508552a848eSStefano Babic 		return get_esdhc_clk(3);
509552a848eSStefano Babic 	case MXC_FEC_CLK:
510552a848eSStefano Babic 		return get_ipg_clk();
511552a848eSStefano Babic 	case MXC_SATA_CLK:
512552a848eSStefano Babic 		return get_ahb_clk();
513552a848eSStefano Babic 	case MXC_DDR_CLK:
514552a848eSStefano Babic 		return get_ddr_clk();
515552a848eSStefano Babic 	default:
516552a848eSStefano Babic 		break;
517552a848eSStefano Babic 	}
518552a848eSStefano Babic 	return -EINVAL;
519552a848eSStefano Babic }
520552a848eSStefano Babic 
imx_get_uartclk(void)521552a848eSStefano Babic u32 imx_get_uartclk(void)
522552a848eSStefano Babic {
523552a848eSStefano Babic 	return get_uart_clk();
524552a848eSStefano Babic }
525552a848eSStefano Babic 
imx_get_fecclk(void)526552a848eSStefano Babic u32 imx_get_fecclk(void)
527552a848eSStefano Babic {
528552a848eSStefano Babic 	return get_ipg_clk();
529552a848eSStefano Babic }
530552a848eSStefano Babic 
gcd(int m,int n)531552a848eSStefano Babic static int gcd(int m, int n)
532552a848eSStefano Babic {
533552a848eSStefano Babic 	int t;
534552a848eSStefano Babic 	while (m > 0) {
535552a848eSStefano Babic 		if (n > m) {
536552a848eSStefano Babic 			t = m;
537552a848eSStefano Babic 			m = n;
538552a848eSStefano Babic 			n = t;
539552a848eSStefano Babic 		} /* swap */
540552a848eSStefano Babic 		m -= n;
541552a848eSStefano Babic 	}
542552a848eSStefano Babic 	return n;
543552a848eSStefano Babic }
544552a848eSStefano Babic 
545552a848eSStefano Babic /*
546552a848eSStefano Babic  * This is to calculate various parameters based on reference clock and
547552a848eSStefano Babic  * targeted clock based on the equation:
548552a848eSStefano Babic  *      t_clk = 2*ref_freq*(mfi + mfn/(mfd+1))/(pd+1)
549552a848eSStefano Babic  * This calculation is based on a fixed MFD value for simplicity.
550552a848eSStefano Babic  */
calc_pll_params(u32 ref,u32 target,struct pll_param * pll)551552a848eSStefano Babic static int calc_pll_params(u32 ref, u32 target, struct pll_param *pll)
552552a848eSStefano Babic {
553552a848eSStefano Babic 	u64 pd, mfi = 1, mfn, mfd, t1;
554552a848eSStefano Babic 	u32 n_target = target;
555552a848eSStefano Babic 	u32 n_ref = ref, i;
556552a848eSStefano Babic 
557552a848eSStefano Babic 	/*
558552a848eSStefano Babic 	 * Make sure targeted freq is in the valid range.
559552a848eSStefano Babic 	 * Otherwise the following calculation might be wrong!!!
560552a848eSStefano Babic 	 */
561552a848eSStefano Babic 	if (n_target < PLL_FREQ_MIN(ref) ||
562552a848eSStefano Babic 		n_target > PLL_FREQ_MAX(ref)) {
563552a848eSStefano Babic 		printf("Targeted peripheral clock should be"
564552a848eSStefano Babic 			"within [%d - %d]\n",
565552a848eSStefano Babic 			PLL_FREQ_MIN(ref) / SZ_DEC_1M,
566552a848eSStefano Babic 			PLL_FREQ_MAX(ref) / SZ_DEC_1M);
567552a848eSStefano Babic 		return -EINVAL;
568552a848eSStefano Babic 	}
569552a848eSStefano Babic 
570552a848eSStefano Babic 	for (i = 0; i < ARRAY_SIZE(fixed_mfd); i++) {
571552a848eSStefano Babic 		if (fixed_mfd[i].ref_clk_hz == ref) {
572552a848eSStefano Babic 			mfd = fixed_mfd[i].mfd;
573552a848eSStefano Babic 			break;
574552a848eSStefano Babic 		}
575552a848eSStefano Babic 	}
576552a848eSStefano Babic 
577552a848eSStefano Babic 	if (i == ARRAY_SIZE(fixed_mfd))
578552a848eSStefano Babic 		return -EINVAL;
579552a848eSStefano Babic 
580552a848eSStefano Babic 	/* Use n_target and n_ref to avoid overflow */
581552a848eSStefano Babic 	for (pd = 1; pd <= PLL_PD_MAX; pd++) {
582552a848eSStefano Babic 		t1 = n_target * pd;
583552a848eSStefano Babic 		do_div(t1, (4 * n_ref));
584552a848eSStefano Babic 		mfi = t1;
585552a848eSStefano Babic 		if (mfi > PLL_MFI_MAX)
586552a848eSStefano Babic 			return -EINVAL;
587552a848eSStefano Babic 		else if (mfi < 5)
588552a848eSStefano Babic 			continue;
589552a848eSStefano Babic 		break;
590552a848eSStefano Babic 	}
591552a848eSStefano Babic 	/*
592552a848eSStefano Babic 	 * Now got pd and mfi already
593552a848eSStefano Babic 	 *
594552a848eSStefano Babic 	 * mfn = (((n_target * pd) / 4 - n_ref * mfi) * mfd) / n_ref;
595552a848eSStefano Babic 	 */
596552a848eSStefano Babic 	t1 = n_target * pd;
597552a848eSStefano Babic 	do_div(t1, 4);
598552a848eSStefano Babic 	t1 -= n_ref * mfi;
599552a848eSStefano Babic 	t1 *= mfd;
600552a848eSStefano Babic 	do_div(t1, n_ref);
601552a848eSStefano Babic 	mfn = t1;
602552a848eSStefano Babic 	debug("ref=%d, target=%d, pd=%d," "mfi=%d,mfn=%d, mfd=%d\n",
603552a848eSStefano Babic 		ref, n_target, (u32)pd, (u32)mfi, (u32)mfn, (u32)mfd);
604552a848eSStefano Babic 	i = 1;
605552a848eSStefano Babic 	if (mfn != 0)
606552a848eSStefano Babic 		i = gcd(mfd, mfn);
607552a848eSStefano Babic 	pll->pd = (u32)pd;
608552a848eSStefano Babic 	pll->mfi = (u32)mfi;
609552a848eSStefano Babic 	do_div(mfn, i);
610552a848eSStefano Babic 	pll->mfn = (u32)mfn;
611552a848eSStefano Babic 	do_div(mfd, i);
612552a848eSStefano Babic 	pll->mfd = (u32)mfd;
613552a848eSStefano Babic 
614552a848eSStefano Babic 	return 0;
615552a848eSStefano Babic }
616552a848eSStefano Babic 
617552a848eSStefano Babic #define calc_div(tgt_clk, src_clk, limit) ({		\
618552a848eSStefano Babic 		u32 v = 0;				\
619552a848eSStefano Babic 		if (((src_clk) % (tgt_clk)) <= 100)	\
620552a848eSStefano Babic 			v = (src_clk) / (tgt_clk);	\
621552a848eSStefano Babic 		else					\
622552a848eSStefano Babic 			v = ((src_clk) / (tgt_clk)) + 1;\
623552a848eSStefano Babic 		if (v > limit)				\
624552a848eSStefano Babic 			v = limit;			\
625552a848eSStefano Babic 		(v - 1);				\
626552a848eSStefano Babic 	})
627552a848eSStefano Babic 
628552a848eSStefano Babic #define CHANGE_PLL_SETTINGS(pll, pd, fi, fn, fd) \
629552a848eSStefano Babic 	{	\
630552a848eSStefano Babic 		writel(0x1232, &pll->ctrl);		\
631552a848eSStefano Babic 		writel(0x2, &pll->config);		\
632552a848eSStefano Babic 		writel((((pd) - 1) << 0) | ((fi) << 4),	\
633552a848eSStefano Babic 			&pll->op);			\
634552a848eSStefano Babic 		writel(fn, &(pll->mfn));		\
635552a848eSStefano Babic 		writel((fd) - 1, &pll->mfd);		\
636552a848eSStefano Babic 		writel((((pd) - 1) << 0) | ((fi) << 4),	\
637552a848eSStefano Babic 			&pll->hfs_op);			\
638552a848eSStefano Babic 		writel(fn, &pll->hfs_mfn);		\
639552a848eSStefano Babic 		writel((fd) - 1, &pll->hfs_mfd);	\
640552a848eSStefano Babic 		writel(0x1232, &pll->ctrl);		\
641552a848eSStefano Babic 		while (!readl(&pll->ctrl) & 0x1)	\
642552a848eSStefano Babic 			;\
643552a848eSStefano Babic 	}
644552a848eSStefano Babic 
config_pll_clk(enum pll_clocks index,struct pll_param * pll_param)645552a848eSStefano Babic static int config_pll_clk(enum pll_clocks index, struct pll_param *pll_param)
646552a848eSStefano Babic {
647552a848eSStefano Babic 	u32 ccsr = readl(&mxc_ccm->ccsr);
648552a848eSStefano Babic 	struct mxc_pll_reg *pll = mxc_plls[index];
649552a848eSStefano Babic 
650552a848eSStefano Babic 	switch (index) {
651552a848eSStefano Babic 	case PLL1_CLOCK:
652552a848eSStefano Babic 		/* Switch ARM to PLL2 clock */
653552a848eSStefano Babic 		writel(ccsr | MXC_CCM_CCSR_PLL1_SW_CLK_SEL,
654552a848eSStefano Babic 				&mxc_ccm->ccsr);
655552a848eSStefano Babic 		CHANGE_PLL_SETTINGS(pll, pll_param->pd,
656552a848eSStefano Babic 					pll_param->mfi, pll_param->mfn,
657552a848eSStefano Babic 					pll_param->mfd);
658552a848eSStefano Babic 		/* Switch back */
659552a848eSStefano Babic 		writel(ccsr & ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL,
660552a848eSStefano Babic 				&mxc_ccm->ccsr);
661552a848eSStefano Babic 		break;
662552a848eSStefano Babic 	case PLL2_CLOCK:
663552a848eSStefano Babic 		/* Switch to pll2 bypass clock */
664552a848eSStefano Babic 		writel(ccsr | MXC_CCM_CCSR_PLL2_SW_CLK_SEL,
665552a848eSStefano Babic 				&mxc_ccm->ccsr);
666552a848eSStefano Babic 		CHANGE_PLL_SETTINGS(pll, pll_param->pd,
667552a848eSStefano Babic 					pll_param->mfi, pll_param->mfn,
668552a848eSStefano Babic 					pll_param->mfd);
669552a848eSStefano Babic 		/* Switch back */
670552a848eSStefano Babic 		writel(ccsr & ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL,
671552a848eSStefano Babic 				&mxc_ccm->ccsr);
672552a848eSStefano Babic 		break;
673552a848eSStefano Babic 	case PLL3_CLOCK:
674552a848eSStefano Babic 		/* Switch to pll3 bypass clock */
675552a848eSStefano Babic 		writel(ccsr | MXC_CCM_CCSR_PLL3_SW_CLK_SEL,
676552a848eSStefano Babic 				&mxc_ccm->ccsr);
677552a848eSStefano Babic 		CHANGE_PLL_SETTINGS(pll, pll_param->pd,
678552a848eSStefano Babic 					pll_param->mfi, pll_param->mfn,
679552a848eSStefano Babic 					pll_param->mfd);
680552a848eSStefano Babic 		/* Switch back */
681552a848eSStefano Babic 		writel(ccsr & ~MXC_CCM_CCSR_PLL3_SW_CLK_SEL,
682552a848eSStefano Babic 				&mxc_ccm->ccsr);
683552a848eSStefano Babic 		break;
684552a848eSStefano Babic #ifdef CONFIG_MX53
685552a848eSStefano Babic 	case PLL4_CLOCK:
686552a848eSStefano Babic 		/* Switch to pll4 bypass clock */
687552a848eSStefano Babic 		writel(ccsr | MXC_CCM_CCSR_PLL4_SW_CLK_SEL,
688552a848eSStefano Babic 				&mxc_ccm->ccsr);
689552a848eSStefano Babic 		CHANGE_PLL_SETTINGS(pll, pll_param->pd,
690552a848eSStefano Babic 					pll_param->mfi, pll_param->mfn,
691552a848eSStefano Babic 					pll_param->mfd);
692552a848eSStefano Babic 		/* Switch back */
693552a848eSStefano Babic 		writel(ccsr & ~MXC_CCM_CCSR_PLL4_SW_CLK_SEL,
694552a848eSStefano Babic 				&mxc_ccm->ccsr);
695552a848eSStefano Babic 		break;
696552a848eSStefano Babic #endif
697552a848eSStefano Babic 	default:
698552a848eSStefano Babic 		return -EINVAL;
699552a848eSStefano Babic 	}
700552a848eSStefano Babic 
701552a848eSStefano Babic 	return 0;
702552a848eSStefano Babic }
703552a848eSStefano Babic 
704552a848eSStefano Babic /* Config CPU clock */
config_core_clk(u32 ref,u32 freq)705552a848eSStefano Babic static int config_core_clk(u32 ref, u32 freq)
706552a848eSStefano Babic {
707552a848eSStefano Babic 	int ret = 0;
708552a848eSStefano Babic 	struct pll_param pll_param;
709552a848eSStefano Babic 
710552a848eSStefano Babic 	memset(&pll_param, 0, sizeof(struct pll_param));
711552a848eSStefano Babic 
712552a848eSStefano Babic 	/* The case that periph uses PLL1 is not considered here */
713552a848eSStefano Babic 	ret = calc_pll_params(ref, freq, &pll_param);
714552a848eSStefano Babic 	if (ret != 0) {
715552a848eSStefano Babic 		printf("Error:Can't find pll parameters: %d\n", ret);
716552a848eSStefano Babic 		return ret;
717552a848eSStefano Babic 	}
718552a848eSStefano Babic 
719552a848eSStefano Babic 	return config_pll_clk(PLL1_CLOCK, &pll_param);
720552a848eSStefano Babic }
721552a848eSStefano Babic 
config_nfc_clk(u32 nfc_clk)722552a848eSStefano Babic static int config_nfc_clk(u32 nfc_clk)
723552a848eSStefano Babic {
724552a848eSStefano Babic 	u32 parent_rate = get_emi_slow_clk();
725552a848eSStefano Babic 	u32 div;
726552a848eSStefano Babic 
727552a848eSStefano Babic 	if (nfc_clk == 0)
728552a848eSStefano Babic 		return -EINVAL;
729552a848eSStefano Babic 	div = parent_rate / nfc_clk;
730552a848eSStefano Babic 	if (div == 0)
731552a848eSStefano Babic 		div++;
732552a848eSStefano Babic 	if (parent_rate / div > NFC_CLK_MAX)
733552a848eSStefano Babic 		div++;
734552a848eSStefano Babic 	clrsetbits_le32(&mxc_ccm->cbcdr,
735552a848eSStefano Babic 			MXC_CCM_CBCDR_NFC_PODF_MASK,
736552a848eSStefano Babic 			MXC_CCM_CBCDR_NFC_PODF(div - 1));
737552a848eSStefano Babic 	while (readl(&mxc_ccm->cdhipr) != 0)
738552a848eSStefano Babic 		;
739552a848eSStefano Babic 	return 0;
740552a848eSStefano Babic }
741552a848eSStefano Babic 
enable_nfc_clk(unsigned char enable)742552a848eSStefano Babic void enable_nfc_clk(unsigned char enable)
743552a848eSStefano Babic {
744552a848eSStefano Babic 	unsigned int cg = enable ? MXC_CCM_CCGR_CG_ON : MXC_CCM_CCGR_CG_OFF;
745552a848eSStefano Babic 
746552a848eSStefano Babic 	clrsetbits_le32(&mxc_ccm->CCGR5,
747552a848eSStefano Babic 		MXC_CCM_CCGR5_EMI_ENFC(MXC_CCM_CCGR_CG_MASK),
748552a848eSStefano Babic 		MXC_CCM_CCGR5_EMI_ENFC(cg));
749552a848eSStefano Babic }
750552a848eSStefano Babic 
751552a848eSStefano Babic #ifdef CONFIG_FSL_IIM
enable_efuse_prog_supply(bool enable)752552a848eSStefano Babic void enable_efuse_prog_supply(bool enable)
753552a848eSStefano Babic {
754552a848eSStefano Babic 	if (enable)
755552a848eSStefano Babic 		setbits_le32(&mxc_ccm->cgpr,
756552a848eSStefano Babic 			     MXC_CCM_CGPR_EFUSE_PROG_SUPPLY_GATE);
757552a848eSStefano Babic 	else
758552a848eSStefano Babic 		clrbits_le32(&mxc_ccm->cgpr,
759552a848eSStefano Babic 			     MXC_CCM_CGPR_EFUSE_PROG_SUPPLY_GATE);
760552a848eSStefano Babic }
761552a848eSStefano Babic #endif
762552a848eSStefano Babic 
763552a848eSStefano Babic /* Config main_bus_clock for periphs */
config_periph_clk(u32 ref,u32 freq)764552a848eSStefano Babic static int config_periph_clk(u32 ref, u32 freq)
765552a848eSStefano Babic {
766552a848eSStefano Babic 	int ret = 0;
767552a848eSStefano Babic 	struct pll_param pll_param;
768552a848eSStefano Babic 
769552a848eSStefano Babic 	memset(&pll_param, 0, sizeof(struct pll_param));
770552a848eSStefano Babic 
771552a848eSStefano Babic 	if (readl(&mxc_ccm->cbcdr) & MXC_CCM_CBCDR_PERIPH_CLK_SEL) {
772552a848eSStefano Babic 		ret = calc_pll_params(ref, freq, &pll_param);
773552a848eSStefano Babic 		if (ret != 0) {
774552a848eSStefano Babic 			printf("Error:Can't find pll parameters: %d\n",
775552a848eSStefano Babic 				ret);
776552a848eSStefano Babic 			return ret;
777552a848eSStefano Babic 		}
778552a848eSStefano Babic 		switch (MXC_CCM_CBCMR_PERIPH_CLK_SEL_RD(
779552a848eSStefano Babic 				readl(&mxc_ccm->cbcmr))) {
780552a848eSStefano Babic 		case 0:
781552a848eSStefano Babic 			return config_pll_clk(PLL1_CLOCK, &pll_param);
782552a848eSStefano Babic 			break;
783552a848eSStefano Babic 		case 1:
784552a848eSStefano Babic 			return config_pll_clk(PLL3_CLOCK, &pll_param);
785552a848eSStefano Babic 			break;
786552a848eSStefano Babic 		default:
787552a848eSStefano Babic 			return -EINVAL;
788552a848eSStefano Babic 		}
789552a848eSStefano Babic 	}
790552a848eSStefano Babic 
791552a848eSStefano Babic 	return 0;
792552a848eSStefano Babic }
793552a848eSStefano Babic 
config_ddr_clk(u32 emi_clk)794552a848eSStefano Babic static int config_ddr_clk(u32 emi_clk)
795552a848eSStefano Babic {
796552a848eSStefano Babic 	u32 clk_src;
797552a848eSStefano Babic 	s32 shift = 0, clk_sel, div = 1;
798552a848eSStefano Babic 	u32 cbcmr = readl(&mxc_ccm->cbcmr);
799552a848eSStefano Babic 
800552a848eSStefano Babic 	if (emi_clk > MAX_DDR_CLK) {
801552a848eSStefano Babic 		printf("Warning:DDR clock should not exceed %d MHz\n",
802552a848eSStefano Babic 			MAX_DDR_CLK / SZ_DEC_1M);
803552a848eSStefano Babic 		emi_clk = MAX_DDR_CLK;
804552a848eSStefano Babic 	}
805552a848eSStefano Babic 
806552a848eSStefano Babic 	clk_src = get_periph_clk();
807552a848eSStefano Babic 	/* Find DDR clock input */
808552a848eSStefano Babic 	clk_sel = MXC_CCM_CBCMR_DDR_CLK_SEL_RD(cbcmr);
809552a848eSStefano Babic 	switch (clk_sel) {
810552a848eSStefano Babic 	case 0:
811552a848eSStefano Babic 		shift = 16;
812552a848eSStefano Babic 		break;
813552a848eSStefano Babic 	case 1:
814552a848eSStefano Babic 		shift = 19;
815552a848eSStefano Babic 		break;
816552a848eSStefano Babic 	case 2:
817552a848eSStefano Babic 		shift = 22;
818552a848eSStefano Babic 		break;
819552a848eSStefano Babic 	case 3:
820552a848eSStefano Babic 		shift = 10;
821552a848eSStefano Babic 		break;
822552a848eSStefano Babic 	default:
823552a848eSStefano Babic 		return -EINVAL;
824552a848eSStefano Babic 	}
825552a848eSStefano Babic 
826552a848eSStefano Babic 	if ((clk_src % emi_clk) < 10000000)
827552a848eSStefano Babic 		div = clk_src / emi_clk;
828552a848eSStefano Babic 	else
829552a848eSStefano Babic 		div = (clk_src / emi_clk) + 1;
830552a848eSStefano Babic 	if (div > 8)
831552a848eSStefano Babic 		div = 8;
832552a848eSStefano Babic 
833552a848eSStefano Babic 	clrsetbits_le32(&mxc_ccm->cbcdr, 0x7 << shift, (div - 1) << shift);
834552a848eSStefano Babic 	while (readl(&mxc_ccm->cdhipr) != 0)
835552a848eSStefano Babic 		;
836552a848eSStefano Babic 	writel(0x0, &mxc_ccm->ccdr);
837552a848eSStefano Babic 
838552a848eSStefano Babic 	return 0;
839552a848eSStefano Babic }
840552a848eSStefano Babic 
841*ed85f771SMarek Vasut #ifdef CONFIG_MX53
config_ldb_clk(u32 ref,u32 freq)842*ed85f771SMarek Vasut static int config_ldb_clk(u32 ref, u32 freq)
843*ed85f771SMarek Vasut {
844*ed85f771SMarek Vasut 	int ret = 0;
845*ed85f771SMarek Vasut 	struct pll_param pll_param;
846*ed85f771SMarek Vasut 
847*ed85f771SMarek Vasut 	memset(&pll_param, 0, sizeof(struct pll_param));
848*ed85f771SMarek Vasut 
849*ed85f771SMarek Vasut 	ret = calc_pll_params(ref, freq, &pll_param);
850*ed85f771SMarek Vasut 	if (ret != 0) {
851*ed85f771SMarek Vasut 		printf("Error:Can't find pll parameters: %d\n",
852*ed85f771SMarek Vasut 			ret);
853*ed85f771SMarek Vasut 		return ret;
854*ed85f771SMarek Vasut 	}
855*ed85f771SMarek Vasut 
856*ed85f771SMarek Vasut 	return config_pll_clk(PLL4_CLOCK, &pll_param);
857*ed85f771SMarek Vasut }
858*ed85f771SMarek Vasut #else
config_ldb_clk(u32 ref,u32 freq)859*ed85f771SMarek Vasut static int config_ldb_clk(u32 ref, u32 freq)
860*ed85f771SMarek Vasut {
861*ed85f771SMarek Vasut 	/* Platform not supported */
862*ed85f771SMarek Vasut 	return -EINVAL;
863*ed85f771SMarek Vasut }
864*ed85f771SMarek Vasut #endif
865*ed85f771SMarek Vasut 
866552a848eSStefano Babic /*
867552a848eSStefano Babic  * This function assumes the expected core clock has to be changed by
868552a848eSStefano Babic  * modifying the PLL. This is NOT true always but for most of the times,
869552a848eSStefano Babic  * it is. So it assumes the PLL output freq is the same as the expected
870552a848eSStefano Babic  * core clock (presc=1) unless the core clock is less than PLL_FREQ_MIN.
871552a848eSStefano Babic  * In the latter case, it will try to increase the presc value until
872552a848eSStefano Babic  * (presc*core_clk) is greater than PLL_FREQ_MIN. It then makes call to
873552a848eSStefano Babic  * calc_pll_params() and obtains the values of PD, MFI,MFN, MFD based
874552a848eSStefano Babic  * on the targeted PLL and reference input clock to the PLL. Lastly,
875552a848eSStefano Babic  * it sets the register based on these values along with the dividers.
876552a848eSStefano Babic  * Note 1) There is no value checking for the passed-in divider values
877552a848eSStefano Babic  *         so the caller has to make sure those values are sensible.
878552a848eSStefano Babic  *      2) Also adjust the NFC divider such that the NFC clock doesn't
879552a848eSStefano Babic  *         exceed NFC_CLK_MAX.
880552a848eSStefano Babic  *      3) IPU HSP clock is independent of AHB clock. Even it can go up to
881552a848eSStefano Babic  *         177MHz for higher voltage, this function fixes the max to 133MHz.
882552a848eSStefano Babic  *      4) This function should not have allowed diag_printf() calls since
883552a848eSStefano Babic  *         the serial driver has been stoped. But leave then here to allow
884552a848eSStefano Babic  *         easy debugging by NOT calling the cyg_hal_plf_serial_stop().
885552a848eSStefano Babic  */
mxc_set_clock(u32 ref,u32 freq,enum mxc_clock clk)886552a848eSStefano Babic int mxc_set_clock(u32 ref, u32 freq, enum mxc_clock clk)
887552a848eSStefano Babic {
888552a848eSStefano Babic 	freq *= SZ_DEC_1M;
889552a848eSStefano Babic 
890552a848eSStefano Babic 	switch (clk) {
891552a848eSStefano Babic 	case MXC_ARM_CLK:
892552a848eSStefano Babic 		if (config_core_clk(ref, freq))
893552a848eSStefano Babic 			return -EINVAL;
894552a848eSStefano Babic 		break;
895552a848eSStefano Babic 	case MXC_PERIPH_CLK:
896552a848eSStefano Babic 		if (config_periph_clk(ref, freq))
897552a848eSStefano Babic 			return -EINVAL;
898552a848eSStefano Babic 		break;
899552a848eSStefano Babic 	case MXC_DDR_CLK:
900552a848eSStefano Babic 		if (config_ddr_clk(freq))
901552a848eSStefano Babic 			return -EINVAL;
902552a848eSStefano Babic 		break;
903552a848eSStefano Babic 	case MXC_NFC_CLK:
904552a848eSStefano Babic 		if (config_nfc_clk(freq))
905552a848eSStefano Babic 			return -EINVAL;
906552a848eSStefano Babic 		break;
907*ed85f771SMarek Vasut 	case MXC_LDB_CLK:
908*ed85f771SMarek Vasut 		if (config_ldb_clk(ref, freq))
909*ed85f771SMarek Vasut 			return -EINVAL;
910*ed85f771SMarek Vasut 		break;
911552a848eSStefano Babic 	default:
912552a848eSStefano Babic 		printf("Warning:Unsupported or invalid clock type\n");
913552a848eSStefano Babic 	}
914552a848eSStefano Babic 
915552a848eSStefano Babic 	return 0;
916552a848eSStefano Babic }
917552a848eSStefano Babic 
918552a848eSStefano Babic #ifdef CONFIG_MX53
919552a848eSStefano Babic /*
920552a848eSStefano Babic  * The clock for the external interface can be set to use internal clock
921552a848eSStefano Babic  * if fuse bank 4, row 3, bit 2 is set.
922552a848eSStefano Babic  * This is an undocumented feature and it was confirmed by Freescale's support:
923552a848eSStefano Babic  * Fuses (but not pins) may be used to configure SATA clocks.
924552a848eSStefano Babic  * Particularly the i.MX53 Fuse_Map contains the next information
925552a848eSStefano Babic  * about configuring SATA clocks :  SATA_ALT_REF_CLK[1:0] (offset 0x180C)
926552a848eSStefano Babic  * '00' - 100MHz (External)
927552a848eSStefano Babic  * '01' - 50MHz (External)
928552a848eSStefano Babic  * '10' - 120MHz, internal (USB PHY)
929552a848eSStefano Babic  * '11' - Reserved
930552a848eSStefano Babic */
mxc_set_sata_internal_clock(void)931552a848eSStefano Babic void mxc_set_sata_internal_clock(void)
932552a848eSStefano Babic {
933552a848eSStefano Babic 	u32 *tmp_base =
934552a848eSStefano Babic 		(u32 *)(IIM_BASE_ADDR + 0x180c);
935552a848eSStefano Babic 
936552a848eSStefano Babic 	set_usb_phy_clk();
937552a848eSStefano Babic 
938552a848eSStefano Babic 	clrsetbits_le32(tmp_base, 0x6, 0x4);
939552a848eSStefano Babic }
940552a848eSStefano Babic #endif
941552a848eSStefano Babic 
94220b9f2eaSTom Rini #ifndef CONFIG_SPL_BUILD
943552a848eSStefano Babic /*
944552a848eSStefano Babic  * Dump some core clockes.
945552a848eSStefano Babic  */
do_mx5_showclocks(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])94620b9f2eaSTom Rini static int do_mx5_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
947552a848eSStefano Babic {
948552a848eSStefano Babic 	u32 freq;
949552a848eSStefano Babic 
950552a848eSStefano Babic 	freq = decode_pll(mxc_plls[PLL1_CLOCK], MXC_HCLK);
951552a848eSStefano Babic 	printf("PLL1       %8d MHz\n", freq / 1000000);
952552a848eSStefano Babic 	freq = decode_pll(mxc_plls[PLL2_CLOCK], MXC_HCLK);
953552a848eSStefano Babic 	printf("PLL2       %8d MHz\n", freq / 1000000);
954552a848eSStefano Babic 	freq = decode_pll(mxc_plls[PLL3_CLOCK], MXC_HCLK);
955552a848eSStefano Babic 	printf("PLL3       %8d MHz\n", freq / 1000000);
956552a848eSStefano Babic #ifdef	CONFIG_MX53
957552a848eSStefano Babic 	freq = decode_pll(mxc_plls[PLL4_CLOCK], MXC_HCLK);
958552a848eSStefano Babic 	printf("PLL4       %8d MHz\n", freq / 1000000);
959552a848eSStefano Babic #endif
960552a848eSStefano Babic 
961552a848eSStefano Babic 	printf("\n");
962552a848eSStefano Babic 	printf("AHB        %8d kHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000);
963552a848eSStefano Babic 	printf("IPG        %8d kHz\n", mxc_get_clock(MXC_IPG_CLK) / 1000);
964552a848eSStefano Babic 	printf("IPG PERCLK %8d kHz\n", mxc_get_clock(MXC_IPG_PERCLK) / 1000);
965552a848eSStefano Babic 	printf("DDR        %8d kHz\n", mxc_get_clock(MXC_DDR_CLK) / 1000);
966552a848eSStefano Babic #ifdef CONFIG_MXC_SPI
967552a848eSStefano Babic 	printf("CSPI       %8d kHz\n", mxc_get_clock(MXC_CSPI_CLK) / 1000);
968552a848eSStefano Babic #endif
969552a848eSStefano Babic 	return 0;
970552a848eSStefano Babic }
971552a848eSStefano Babic 
972552a848eSStefano Babic /***************************************************/
973552a848eSStefano Babic 
974552a848eSStefano Babic U_BOOT_CMD(
975552a848eSStefano Babic 	clocks,	CONFIG_SYS_MAXARGS, 1, do_mx5_showclocks,
976552a848eSStefano Babic 	"display clocks",
977552a848eSStefano Babic 	""
978552a848eSStefano Babic );
97920b9f2eaSTom Rini #endif
980