xref: /openbmc/u-boot/arch/arm/mach-imx/cpu.c (revision b89074f65047c4058741ed2bf3e6ff0c5af4c5bc)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2552a848eSStefano Babic /*
3552a848eSStefano Babic  * (C) Copyright 2007
4552a848eSStefano Babic  * Sascha Hauer, Pengutronix
5552a848eSStefano Babic  *
6552a848eSStefano Babic  * (C) Copyright 2009 Freescale Semiconductor, Inc.
7552a848eSStefano Babic  */
8552a848eSStefano Babic 
9552a848eSStefano Babic #include <bootm.h>
10552a848eSStefano Babic #include <common.h>
11552a848eSStefano Babic #include <netdev.h>
12552a848eSStefano Babic #include <linux/errno.h>
13552a848eSStefano Babic #include <asm/io.h>
14552a848eSStefano Babic #include <asm/arch/imx-regs.h>
15552a848eSStefano Babic #include <asm/arch/clock.h>
16552a848eSStefano Babic #include <asm/arch/sys_proto.h>
17552a848eSStefano Babic #include <asm/arch/crm_regs.h>
18770611f2SPeng Fan #include <asm/mach-imx/boot_mode.h>
19552a848eSStefano Babic #include <imx_thermal.h>
20552a848eSStefano Babic #include <ipu_pixfmt.h>
21552a848eSStefano Babic #include <thermal.h>
22552a848eSStefano Babic #include <sata.h>
23552a848eSStefano Babic 
24552a848eSStefano Babic #ifdef CONFIG_FSL_ESDHC
25552a848eSStefano Babic #include <fsl_esdhc.h>
26552a848eSStefano Babic #endif
27552a848eSStefano Babic 
28552a848eSStefano Babic static u32 reset_cause = -1;
29552a848eSStefano Babic 
get_imx_reset_cause(void)30*6ed4d26cSMax Krummenacher u32 get_imx_reset_cause(void)
31552a848eSStefano Babic {
32552a848eSStefano Babic 	struct src *src_regs = (struct src *)SRC_BASE_ADDR;
33552a848eSStefano Babic 
34*6ed4d26cSMax Krummenacher 	if (reset_cause == -1) {
35*6ed4d26cSMax Krummenacher 		reset_cause = readl(&src_regs->srsr);
36*6ed4d26cSMax Krummenacher /* preserve the value for U-Boot proper */
37*6ed4d26cSMax Krummenacher #if !defined(CONFIG_SPL_BUILD)
38*6ed4d26cSMax Krummenacher 		writel(reset_cause, &src_regs->srsr);
39*6ed4d26cSMax Krummenacher #endif
40*6ed4d26cSMax Krummenacher 	}
41552a848eSStefano Babic 
42*6ed4d26cSMax Krummenacher 	return reset_cause;
43*6ed4d26cSMax Krummenacher }
44*6ed4d26cSMax Krummenacher 
45*6ed4d26cSMax Krummenacher #if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
get_reset_cause(void)46*6ed4d26cSMax Krummenacher static char *get_reset_cause(void)
47*6ed4d26cSMax Krummenacher {
48*6ed4d26cSMax Krummenacher 	switch (get_imx_reset_cause()) {
49552a848eSStefano Babic 	case 0x00001:
50552a848eSStefano Babic 	case 0x00011:
51552a848eSStefano Babic 		return "POR";
52552a848eSStefano Babic 	case 0x00004:
53552a848eSStefano Babic 		return "CSU";
54552a848eSStefano Babic 	case 0x00008:
55552a848eSStefano Babic 		return "IPP USER";
56552a848eSStefano Babic 	case 0x00010:
57552a848eSStefano Babic #ifdef	CONFIG_MX7
58552a848eSStefano Babic 		return "WDOG1";
59552a848eSStefano Babic #else
60552a848eSStefano Babic 		return "WDOG";
61552a848eSStefano Babic #endif
62552a848eSStefano Babic 	case 0x00020:
63552a848eSStefano Babic 		return "JTAG HIGH-Z";
64552a848eSStefano Babic 	case 0x00040:
65552a848eSStefano Babic 		return "JTAG SW";
66552a848eSStefano Babic 	case 0x00080:
67552a848eSStefano Babic 		return "WDOG3";
68552a848eSStefano Babic #ifdef CONFIG_MX7
69552a848eSStefano Babic 	case 0x00100:
70552a848eSStefano Babic 		return "WDOG4";
71552a848eSStefano Babic 	case 0x00200:
72552a848eSStefano Babic 		return "TEMPSENSE";
73cd357ad1SPeng Fan #elif defined(CONFIG_IMX8M)
747537e932SPeng Fan 	case 0x00100:
757537e932SPeng Fan 		return "WDOG2";
767537e932SPeng Fan 	case 0x00200:
777537e932SPeng Fan 		return "TEMPSENSE";
78552a848eSStefano Babic #else
79552a848eSStefano Babic 	case 0x00100:
80552a848eSStefano Babic 		return "TEMPSENSE";
81552a848eSStefano Babic 	case 0x10000:
82552a848eSStefano Babic 		return "WARM BOOT";
83552a848eSStefano Babic #endif
84552a848eSStefano Babic 	default:
85552a848eSStefano Babic 		return "unknown reset";
86552a848eSStefano Babic 	}
87552a848eSStefano Babic }
88552a848eSStefano Babic #endif
89552a848eSStefano Babic 
90552a848eSStefano Babic #if defined(CONFIG_MX53) || defined(CONFIG_MX6)
91552a848eSStefano Babic #if defined(CONFIG_MX53)
92552a848eSStefano Babic #define MEMCTL_BASE	ESDCTL_BASE_ADDR
93552a848eSStefano Babic #else
94552a848eSStefano Babic #define MEMCTL_BASE	MMDC_P0_BASE_ADDR
95552a848eSStefano Babic #endif
96552a848eSStefano Babic static const unsigned char col_lookup[] = {9, 10, 11, 8, 12, 9, 9, 9};
97552a848eSStefano Babic static const unsigned char bank_lookup[] = {3, 2};
98552a848eSStefano Babic 
99552a848eSStefano Babic /* these MMDC registers are common to the IMX53 and IMX6 */
100552a848eSStefano Babic struct esd_mmdc_regs {
101552a848eSStefano Babic 	uint32_t	ctl;
102552a848eSStefano Babic 	uint32_t	pdc;
103552a848eSStefano Babic 	uint32_t	otc;
104552a848eSStefano Babic 	uint32_t	cfg0;
105552a848eSStefano Babic 	uint32_t	cfg1;
106552a848eSStefano Babic 	uint32_t	cfg2;
107552a848eSStefano Babic 	uint32_t	misc;
108552a848eSStefano Babic };
109552a848eSStefano Babic 
110552a848eSStefano Babic #define ESD_MMDC_CTL_GET_ROW(mdctl)	((ctl >> 24) & 7)
111552a848eSStefano Babic #define ESD_MMDC_CTL_GET_COLUMN(mdctl)	((ctl >> 20) & 7)
112552a848eSStefano Babic #define ESD_MMDC_CTL_GET_WIDTH(mdctl)	((ctl >> 16) & 3)
113552a848eSStefano Babic #define ESD_MMDC_CTL_GET_CS1(mdctl)	((ctl >> 30) & 1)
114552a848eSStefano Babic #define ESD_MMDC_MISC_GET_BANK(mdmisc)	((misc >> 5) & 1)
115552a848eSStefano Babic 
116552a848eSStefano Babic /*
117552a848eSStefano Babic  * imx_ddr_size - return size in bytes of DRAM according MMDC config
118552a848eSStefano Babic  * The MMDC MDCTL register holds the number of bits for row, col, and data
119552a848eSStefano Babic  * width and the MMDC MDMISC register holds the number of banks. Combine
120552a848eSStefano Babic  * all these bits to determine the meme size the MMDC has been configured for
121552a848eSStefano Babic  */
imx_ddr_size(void)122552a848eSStefano Babic unsigned imx_ddr_size(void)
123552a848eSStefano Babic {
124552a848eSStefano Babic 	struct esd_mmdc_regs *mem = (struct esd_mmdc_regs *)MEMCTL_BASE;
125552a848eSStefano Babic 	unsigned ctl = readl(&mem->ctl);
126552a848eSStefano Babic 	unsigned misc = readl(&mem->misc);
127552a848eSStefano Babic 	int bits = 11 + 0 + 0 + 1;      /* row + col + bank + width */
128552a848eSStefano Babic 
129552a848eSStefano Babic 	bits += ESD_MMDC_CTL_GET_ROW(ctl);
130552a848eSStefano Babic 	bits += col_lookup[ESD_MMDC_CTL_GET_COLUMN(ctl)];
131552a848eSStefano Babic 	bits += bank_lookup[ESD_MMDC_MISC_GET_BANK(misc)];
132552a848eSStefano Babic 	bits += ESD_MMDC_CTL_GET_WIDTH(ctl);
133552a848eSStefano Babic 	bits += ESD_MMDC_CTL_GET_CS1(ctl);
134552a848eSStefano Babic 
135552a848eSStefano Babic 	/* The MX6 can do only 3840 MiB of DRAM */
136552a848eSStefano Babic 	if (bits == 32)
137552a848eSStefano Babic 		return 0xf0000000;
138552a848eSStefano Babic 
139552a848eSStefano Babic 	return 1 << bits;
140552a848eSStefano Babic }
141552a848eSStefano Babic #endif
142552a848eSStefano Babic 
14338df3701SAnatolij Gustschin #if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
144552a848eSStefano Babic 
get_imx_type(u32 imxtype)145552a848eSStefano Babic const char *get_imx_type(u32 imxtype)
146552a848eSStefano Babic {
147552a848eSStefano Babic 	switch (imxtype) {
148cd357ad1SPeng Fan 	case MXC_CPU_IMX8MQ:
149cd357ad1SPeng Fan 		return "8MQ";	/* Quad-core version of the imx8m */
150552a848eSStefano Babic 	case MXC_CPU_MX7S:
151552a848eSStefano Babic 		return "7S";	/* Single-core version of the mx7 */
152552a848eSStefano Babic 	case MXC_CPU_MX7D:
153552a848eSStefano Babic 		return "7D";	/* Dual-core version of the mx7 */
154552a848eSStefano Babic 	case MXC_CPU_MX6QP:
155552a848eSStefano Babic 		return "6QP";	/* Quad-Plus version of the mx6 */
156552a848eSStefano Babic 	case MXC_CPU_MX6DP:
157552a848eSStefano Babic 		return "6DP";	/* Dual-Plus version of the mx6 */
158552a848eSStefano Babic 	case MXC_CPU_MX6Q:
159552a848eSStefano Babic 		return "6Q";	/* Quad-core version of the mx6 */
160552a848eSStefano Babic 	case MXC_CPU_MX6D:
161552a848eSStefano Babic 		return "6D";	/* Dual-core version of the mx6 */
162552a848eSStefano Babic 	case MXC_CPU_MX6DL:
163552a848eSStefano Babic 		return "6DL";	/* Dual Lite version of the mx6 */
164552a848eSStefano Babic 	case MXC_CPU_MX6SOLO:
165552a848eSStefano Babic 		return "6SOLO";	/* Solo version of the mx6 */
166552a848eSStefano Babic 	case MXC_CPU_MX6SL:
167552a848eSStefano Babic 		return "6SL";	/* Solo-Lite version of the mx6 */
168552a848eSStefano Babic 	case MXC_CPU_MX6SLL:
169552a848eSStefano Babic 		return "6SLL";	/* SLL version of the mx6 */
170552a848eSStefano Babic 	case MXC_CPU_MX6SX:
171552a848eSStefano Babic 		return "6SX";   /* SoloX version of the mx6 */
172552a848eSStefano Babic 	case MXC_CPU_MX6UL:
173552a848eSStefano Babic 		return "6UL";   /* Ultra-Lite version of the mx6 */
174552a848eSStefano Babic 	case MXC_CPU_MX6ULL:
175552a848eSStefano Babic 		return "6ULL";	/* ULL version of the mx6 */
176552a848eSStefano Babic 	case MXC_CPU_MX51:
177552a848eSStefano Babic 		return "51";
178552a848eSStefano Babic 	case MXC_CPU_MX53:
179552a848eSStefano Babic 		return "53";
180552a848eSStefano Babic 	default:
181552a848eSStefano Babic 		return "??";
182552a848eSStefano Babic 	}
183552a848eSStefano Babic }
184552a848eSStefano Babic 
print_cpuinfo(void)185552a848eSStefano Babic int print_cpuinfo(void)
186552a848eSStefano Babic {
187552a848eSStefano Babic 	u32 cpurev;
188552a848eSStefano Babic 	__maybe_unused u32 max_freq;
189552a848eSStefano Babic 
190552a848eSStefano Babic 	cpurev = get_cpu_rev();
191552a848eSStefano Babic 
192552a848eSStefano Babic #if defined(CONFIG_IMX_THERMAL)
193552a848eSStefano Babic 	struct udevice *thermal_dev;
194552a848eSStefano Babic 	int cpu_tmp, minc, maxc, ret;
195552a848eSStefano Babic 
196552a848eSStefano Babic 	printf("CPU:   Freescale i.MX%s rev%d.%d",
197552a848eSStefano Babic 	       get_imx_type((cpurev & 0xFF000) >> 12),
198552a848eSStefano Babic 	       (cpurev & 0x000F0) >> 4,
199552a848eSStefano Babic 	       (cpurev & 0x0000F) >> 0);
200552a848eSStefano Babic 	max_freq = get_cpu_speed_grade_hz();
201552a848eSStefano Babic 	if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
202552a848eSStefano Babic 		printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
203552a848eSStefano Babic 	} else {
204552a848eSStefano Babic 		printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
205552a848eSStefano Babic 		       mxc_get_clock(MXC_ARM_CLK) / 1000000);
206552a848eSStefano Babic 	}
207552a848eSStefano Babic #else
208552a848eSStefano Babic 	printf("CPU:   Freescale i.MX%s rev%d.%d at %d MHz\n",
209552a848eSStefano Babic 		get_imx_type((cpurev & 0xFF000) >> 12),
210552a848eSStefano Babic 		(cpurev & 0x000F0) >> 4,
211552a848eSStefano Babic 		(cpurev & 0x0000F) >> 0,
212552a848eSStefano Babic 		mxc_get_clock(MXC_ARM_CLK) / 1000000);
213552a848eSStefano Babic #endif
214552a848eSStefano Babic 
215552a848eSStefano Babic #if defined(CONFIG_IMX_THERMAL)
216552a848eSStefano Babic 	puts("CPU:   ");
217552a848eSStefano Babic 	switch (get_cpu_temp_grade(&minc, &maxc)) {
218552a848eSStefano Babic 	case TEMP_AUTOMOTIVE:
219552a848eSStefano Babic 		puts("Automotive temperature grade ");
220552a848eSStefano Babic 		break;
221552a848eSStefano Babic 	case TEMP_INDUSTRIAL:
222552a848eSStefano Babic 		puts("Industrial temperature grade ");
223552a848eSStefano Babic 		break;
224552a848eSStefano Babic 	case TEMP_EXTCOMMERCIAL:
225552a848eSStefano Babic 		puts("Extended Commercial temperature grade ");
226552a848eSStefano Babic 		break;
227552a848eSStefano Babic 	default:
228552a848eSStefano Babic 		puts("Commercial temperature grade ");
229552a848eSStefano Babic 		break;
230552a848eSStefano Babic 	}
231552a848eSStefano Babic 	printf("(%dC to %dC)", minc, maxc);
232552a848eSStefano Babic 	ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
233552a848eSStefano Babic 	if (!ret) {
234552a848eSStefano Babic 		ret = thermal_get_temp(thermal_dev, &cpu_tmp);
235552a848eSStefano Babic 
236552a848eSStefano Babic 		if (!ret)
237552a848eSStefano Babic 			printf(" at %dC\n", cpu_tmp);
238552a848eSStefano Babic 		else
239552a848eSStefano Babic 			debug(" - invalid sensor data\n");
240552a848eSStefano Babic 	} else {
241552a848eSStefano Babic 		debug(" - invalid sensor device\n");
242552a848eSStefano Babic 	}
243552a848eSStefano Babic #endif
244552a848eSStefano Babic 
245552a848eSStefano Babic 	printf("Reset cause: %s\n", get_reset_cause());
246552a848eSStefano Babic 	return 0;
247552a848eSStefano Babic }
248552a848eSStefano Babic #endif
249552a848eSStefano Babic 
cpu_eth_init(bd_t * bis)250552a848eSStefano Babic int cpu_eth_init(bd_t *bis)
251552a848eSStefano Babic {
252552a848eSStefano Babic 	int rc = -ENODEV;
253552a848eSStefano Babic 
254552a848eSStefano Babic #if defined(CONFIG_FEC_MXC)
255552a848eSStefano Babic 	rc = fecmxc_initialize(bis);
256552a848eSStefano Babic #endif
257552a848eSStefano Babic 
258552a848eSStefano Babic 	return rc;
259552a848eSStefano Babic }
260552a848eSStefano Babic 
261552a848eSStefano Babic #ifdef CONFIG_FSL_ESDHC
262552a848eSStefano Babic /*
263552a848eSStefano Babic  * Initializes on-chip MMC controllers.
264552a848eSStefano Babic  * to override, implement board_mmc_init()
265552a848eSStefano Babic  */
cpu_mmc_init(bd_t * bis)266552a848eSStefano Babic int cpu_mmc_init(bd_t *bis)
267552a848eSStefano Babic {
268552a848eSStefano Babic 	return fsl_esdhc_mmc_init(bis);
269552a848eSStefano Babic }
270552a848eSStefano Babic #endif
271552a848eSStefano Babic 
272cd357ad1SPeng Fan #if !(defined(CONFIG_MX7) || defined(CONFIG_IMX8M))
get_ahb_clk(void)273552a848eSStefano Babic u32 get_ahb_clk(void)
274552a848eSStefano Babic {
275552a848eSStefano Babic 	struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
276552a848eSStefano Babic 	u32 reg, ahb_podf;
277552a848eSStefano Babic 
278552a848eSStefano Babic 	reg = __raw_readl(&imx_ccm->cbcdr);
279552a848eSStefano Babic 	reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
280552a848eSStefano Babic 	ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
281552a848eSStefano Babic 
282552a848eSStefano Babic 	return get_periph_clk() / (ahb_podf + 1);
283552a848eSStefano Babic }
284552a848eSStefano Babic #endif
285552a848eSStefano Babic 
arch_preboot_os(void)286552a848eSStefano Babic void arch_preboot_os(void)
287552a848eSStefano Babic {
288552a848eSStefano Babic #if defined(CONFIG_PCIE_IMX)
289552a848eSStefano Babic 	imx_pcie_remove();
290552a848eSStefano Babic #endif
291552a848eSStefano Babic #if defined(CONFIG_SATA)
2927e0712b2SSimon Glass 	sata_remove(0);
293552a848eSStefano Babic #if defined(CONFIG_MX6)
294552a848eSStefano Babic 	disable_sata_clock();
295552a848eSStefano Babic #endif
296552a848eSStefano Babic #endif
297552a848eSStefano Babic #if defined(CONFIG_VIDEO_IPUV3)
298552a848eSStefano Babic 	/* disable video before launching O/S */
299552a848eSStefano Babic 	ipuv3_fb_shutdown();
300552a848eSStefano Babic #endif
301552a848eSStefano Babic #if defined(CONFIG_VIDEO_MXS)
302552a848eSStefano Babic 	lcdif_power_down();
303552a848eSStefano Babic #endif
304552a848eSStefano Babic }
305552a848eSStefano Babic 
306cd357ad1SPeng Fan #ifndef CONFIG_IMX8M
set_chipselect_size(int const cs_size)307552a848eSStefano Babic void set_chipselect_size(int const cs_size)
308552a848eSStefano Babic {
309552a848eSStefano Babic 	unsigned int reg;
310552a848eSStefano Babic 	struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
311552a848eSStefano Babic 	reg = readl(&iomuxc_regs->gpr[1]);
312552a848eSStefano Babic 
313552a848eSStefano Babic 	switch (cs_size) {
314552a848eSStefano Babic 	case CS0_128:
315552a848eSStefano Babic 		reg &= ~0x7;	/* CS0=128MB, CS1=0, CS2=0, CS3=0 */
316552a848eSStefano Babic 		reg |= 0x5;
317552a848eSStefano Babic 		break;
318552a848eSStefano Babic 	case CS0_64M_CS1_64M:
319552a848eSStefano Babic 		reg &= ~0x3F;	/* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
320552a848eSStefano Babic 		reg |= 0x1B;
321552a848eSStefano Babic 		break;
322552a848eSStefano Babic 	case CS0_64M_CS1_32M_CS2_32M:
323552a848eSStefano Babic 		reg &= ~0x1FF;	/* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
324552a848eSStefano Babic 		reg |= 0x4B;
325552a848eSStefano Babic 		break;
326552a848eSStefano Babic 	case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
327552a848eSStefano Babic 		reg &= ~0xFFF;  /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
328552a848eSStefano Babic 		reg |= 0x249;
329552a848eSStefano Babic 		break;
330552a848eSStefano Babic 	default:
331552a848eSStefano Babic 		printf("Unknown chip select size: %d\n", cs_size);
332552a848eSStefano Babic 		break;
333552a848eSStefano Babic 	}
334552a848eSStefano Babic 
335552a848eSStefano Babic 	writel(reg, &iomuxc_regs->gpr[1]);
336552a848eSStefano Babic }
3377537e932SPeng Fan #endif
3384555c261SFabio Estevam 
339cd357ad1SPeng Fan #if defined(CONFIG_MX7) || defined(CONFIG_IMX8M)
340423e84bcSPeng Fan /*
341423e84bcSPeng Fan  * OCOTP_TESTER3[9:8] (see Fusemap Description Table offset 0x440)
342423e84bcSPeng Fan  * defines a 2-bit SPEED_GRADING
343423e84bcSPeng Fan  */
344423e84bcSPeng Fan #define OCOTP_TESTER3_SPEED_SHIFT	8
345e56d9d79SPeng Fan enum cpu_speed {
346e56d9d79SPeng Fan 	OCOTP_TESTER3_SPEED_GRADE0,
347e56d9d79SPeng Fan 	OCOTP_TESTER3_SPEED_GRADE1,
348e56d9d79SPeng Fan 	OCOTP_TESTER3_SPEED_GRADE2,
349e56d9d79SPeng Fan 	OCOTP_TESTER3_SPEED_GRADE3,
350e56d9d79SPeng Fan };
351423e84bcSPeng Fan 
get_cpu_speed_grade_hz(void)352423e84bcSPeng Fan u32 get_cpu_speed_grade_hz(void)
353423e84bcSPeng Fan {
354423e84bcSPeng Fan 	struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
355423e84bcSPeng Fan 	struct fuse_bank *bank = &ocotp->bank[1];
356423e84bcSPeng Fan 	struct fuse_bank1_regs *fuse =
357423e84bcSPeng Fan 		(struct fuse_bank1_regs *)bank->fuse_regs;
358423e84bcSPeng Fan 	uint32_t val;
359423e84bcSPeng Fan 
360423e84bcSPeng Fan 	val = readl(&fuse->tester3);
361423e84bcSPeng Fan 	val >>= OCOTP_TESTER3_SPEED_SHIFT;
362423e84bcSPeng Fan 	val &= 0x3;
363423e84bcSPeng Fan 
364423e84bcSPeng Fan 	switch(val) {
365e56d9d79SPeng Fan 	case OCOTP_TESTER3_SPEED_GRADE0:
366423e84bcSPeng Fan 		return 800000000;
367e56d9d79SPeng Fan 	case OCOTP_TESTER3_SPEED_GRADE1:
368e56d9d79SPeng Fan 		return is_mx7() ? 500000000 : 1000000000;
369e56d9d79SPeng Fan 	case OCOTP_TESTER3_SPEED_GRADE2:
370e56d9d79SPeng Fan 		return is_mx7() ? 1000000000 : 1300000000;
371e56d9d79SPeng Fan 	case OCOTP_TESTER3_SPEED_GRADE3:
372e56d9d79SPeng Fan 		return is_mx7() ? 1200000000 : 1500000000;
373423e84bcSPeng Fan 	}
374e56d9d79SPeng Fan 
375423e84bcSPeng Fan 	return 0;
376423e84bcSPeng Fan }
377423e84bcSPeng Fan 
378423e84bcSPeng Fan /*
379423e84bcSPeng Fan  * OCOTP_TESTER3[7:6] (see Fusemap Description Table offset 0x440)
380423e84bcSPeng Fan  * defines a 2-bit SPEED_GRADING
381423e84bcSPeng Fan  */
382423e84bcSPeng Fan #define OCOTP_TESTER3_TEMP_SHIFT	6
383423e84bcSPeng Fan 
get_cpu_temp_grade(int * minc,int * maxc)384423e84bcSPeng Fan u32 get_cpu_temp_grade(int *minc, int *maxc)
385423e84bcSPeng Fan {
386423e84bcSPeng Fan 	struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
387423e84bcSPeng Fan 	struct fuse_bank *bank = &ocotp->bank[1];
388423e84bcSPeng Fan 	struct fuse_bank1_regs *fuse =
389423e84bcSPeng Fan 		(struct fuse_bank1_regs *)bank->fuse_regs;
390423e84bcSPeng Fan 	uint32_t val;
391423e84bcSPeng Fan 
392423e84bcSPeng Fan 	val = readl(&fuse->tester3);
393423e84bcSPeng Fan 	val >>= OCOTP_TESTER3_TEMP_SHIFT;
394423e84bcSPeng Fan 	val &= 0x3;
395423e84bcSPeng Fan 
396423e84bcSPeng Fan 	if (minc && maxc) {
397423e84bcSPeng Fan 		if (val == TEMP_AUTOMOTIVE) {
398423e84bcSPeng Fan 			*minc = -40;
399423e84bcSPeng Fan 			*maxc = 125;
400423e84bcSPeng Fan 		} else if (val == TEMP_INDUSTRIAL) {
401423e84bcSPeng Fan 			*minc = -40;
402423e84bcSPeng Fan 			*maxc = 105;
403423e84bcSPeng Fan 		} else if (val == TEMP_EXTCOMMERCIAL) {
404423e84bcSPeng Fan 			*minc = -20;
405423e84bcSPeng Fan 			*maxc = 105;
406423e84bcSPeng Fan 		} else {
407423e84bcSPeng Fan 			*minc = 0;
408423e84bcSPeng Fan 			*maxc = 95;
409423e84bcSPeng Fan 		}
410423e84bcSPeng Fan 	}
411423e84bcSPeng Fan 	return val;
412423e84bcSPeng Fan }
413423e84bcSPeng Fan #endif
414423e84bcSPeng Fan 
415cd357ad1SPeng Fan #if defined(CONFIG_MX7) || defined(CONFIG_IMX8M)
get_boot_device(void)416770611f2SPeng Fan enum boot_device get_boot_device(void)
417770611f2SPeng Fan {
418770611f2SPeng Fan 	struct bootrom_sw_info **p =
419770611f2SPeng Fan 		(struct bootrom_sw_info **)(ulong)ROM_SW_INFO_ADDR;
420770611f2SPeng Fan 
421770611f2SPeng Fan 	enum boot_device boot_dev = SD1_BOOT;
422770611f2SPeng Fan 	u8 boot_type = (*p)->boot_dev_type;
423770611f2SPeng Fan 	u8 boot_instance = (*p)->boot_dev_instance;
424770611f2SPeng Fan 
425770611f2SPeng Fan 	switch (boot_type) {
426770611f2SPeng Fan 	case BOOT_TYPE_SD:
427770611f2SPeng Fan 		boot_dev = boot_instance + SD1_BOOT;
428770611f2SPeng Fan 		break;
429770611f2SPeng Fan 	case BOOT_TYPE_MMC:
430770611f2SPeng Fan 		boot_dev = boot_instance + MMC1_BOOT;
431770611f2SPeng Fan 		break;
432770611f2SPeng Fan 	case BOOT_TYPE_NAND:
433770611f2SPeng Fan 		boot_dev = NAND_BOOT;
434770611f2SPeng Fan 		break;
435770611f2SPeng Fan 	case BOOT_TYPE_QSPI:
436770611f2SPeng Fan 		boot_dev = QSPI_BOOT;
437770611f2SPeng Fan 		break;
438770611f2SPeng Fan 	case BOOT_TYPE_WEIM:
439770611f2SPeng Fan 		boot_dev = WEIM_NOR_BOOT;
440770611f2SPeng Fan 		break;
441770611f2SPeng Fan 	case BOOT_TYPE_SPINOR:
442770611f2SPeng Fan 		boot_dev = SPI_NOR_BOOT;
443770611f2SPeng Fan 		break;
444cd357ad1SPeng Fan #ifdef CONFIG_IMX8M
44580ebf86dSPeng Fan 	case BOOT_TYPE_USB:
44680ebf86dSPeng Fan 		boot_dev = USB_BOOT;
44780ebf86dSPeng Fan 		break;
44880ebf86dSPeng Fan #endif
449770611f2SPeng Fan 	default:
450770611f2SPeng Fan 		break;
451770611f2SPeng Fan 	}
452770611f2SPeng Fan 
453770611f2SPeng Fan 	return boot_dev;
454770611f2SPeng Fan }
455770611f2SPeng Fan #endif
456770611f2SPeng Fan 
4574555c261SFabio Estevam #ifdef CONFIG_NXP_BOARD_REVISION
nxp_board_rev(void)4584555c261SFabio Estevam int nxp_board_rev(void)
4594555c261SFabio Estevam {
4604555c261SFabio Estevam 	/*
4614555c261SFabio Estevam 	 * Get Board ID information from OCOTP_GP1[15:8]
4624555c261SFabio Estevam 	 * RevA: 0x1
4634555c261SFabio Estevam 	 * RevB: 0x2
4644555c261SFabio Estevam 	 * RevC: 0x3
4654555c261SFabio Estevam 	 */
4664555c261SFabio Estevam 	struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
4674555c261SFabio Estevam 	struct fuse_bank *bank = &ocotp->bank[4];
4684555c261SFabio Estevam 	struct fuse_bank4_regs *fuse =
4694555c261SFabio Estevam 			(struct fuse_bank4_regs *)bank->fuse_regs;
4704555c261SFabio Estevam 
4714555c261SFabio Estevam 	return (readl(&fuse->gp1) >> 8 & 0x0F);
4724555c261SFabio Estevam }
4734555c261SFabio Estevam 
nxp_board_rev_string(void)4744555c261SFabio Estevam char nxp_board_rev_string(void)
4754555c261SFabio Estevam {
4764555c261SFabio Estevam 	const char *rev = "A";
4774555c261SFabio Estevam 
4784555c261SFabio Estevam 	return (*rev + nxp_board_rev() - 1);
4794555c261SFabio Estevam }
4804555c261SFabio Estevam #endif
481