xref: /openbmc/u-boot/arch/arm/mach-davinci/timer.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2601fbec7SMasahiro Yamada /*
3601fbec7SMasahiro Yamada  * (C) Copyright 2003
4601fbec7SMasahiro Yamada  * Texas Instruments <www.ti.com>
5601fbec7SMasahiro Yamada  *
6601fbec7SMasahiro Yamada  * (C) Copyright 2002
7601fbec7SMasahiro Yamada  * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8601fbec7SMasahiro Yamada  * Marius Groeger <mgroeger@sysgo.de>
9601fbec7SMasahiro Yamada  *
10601fbec7SMasahiro Yamada  * (C) Copyright 2002
11601fbec7SMasahiro Yamada  * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
12601fbec7SMasahiro Yamada  * Alex Zuepke <azu@sysgo.de>
13601fbec7SMasahiro Yamada  *
14601fbec7SMasahiro Yamada  * (C) Copyright 2002-2004
15601fbec7SMasahiro Yamada  * Gary Jennejohn, DENX Software Engineering, <garyj@denx.de>
16601fbec7SMasahiro Yamada  *
17601fbec7SMasahiro Yamada  * (C) Copyright 2004
18601fbec7SMasahiro Yamada  * Philippe Robin, ARM Ltd. <philippe.robin@arm.com>
19601fbec7SMasahiro Yamada  *
20601fbec7SMasahiro Yamada  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
21601fbec7SMasahiro Yamada  */
22601fbec7SMasahiro Yamada 
23601fbec7SMasahiro Yamada #include <common.h>
24601fbec7SMasahiro Yamada #include <asm/io.h>
25601fbec7SMasahiro Yamada #include <asm/arch/timer_defs.h>
26601fbec7SMasahiro Yamada #include <div64.h>
27601fbec7SMasahiro Yamada 
28601fbec7SMasahiro Yamada DECLARE_GLOBAL_DATA_PTR;
29601fbec7SMasahiro Yamada 
30601fbec7SMasahiro Yamada static struct davinci_timer * const timer =
31601fbec7SMasahiro Yamada 	(struct davinci_timer *)CONFIG_SYS_TIMERBASE;
32601fbec7SMasahiro Yamada 
33601fbec7SMasahiro Yamada #define TIMER_LOAD_VAL	0xffffffff
34601fbec7SMasahiro Yamada 
35601fbec7SMasahiro Yamada #define TIM_CLK_DIV	16
36601fbec7SMasahiro Yamada 
timer_init(void)37601fbec7SMasahiro Yamada int timer_init(void)
38601fbec7SMasahiro Yamada {
39601fbec7SMasahiro Yamada 	/* We are using timer34 in unchained 32-bit mode, full speed */
40601fbec7SMasahiro Yamada 	writel(0x0, &timer->tcr);
41601fbec7SMasahiro Yamada 	writel(0x0, &timer->tgcr);
42601fbec7SMasahiro Yamada 	writel(0x06 | ((TIM_CLK_DIV - 1) << 8), &timer->tgcr);
43601fbec7SMasahiro Yamada 	writel(0x0, &timer->tim34);
44601fbec7SMasahiro Yamada 	writel(TIMER_LOAD_VAL, &timer->prd34);
45601fbec7SMasahiro Yamada 	writel(2 << 22, &timer->tcr);
46601fbec7SMasahiro Yamada 	gd->arch.timer_rate_hz = CONFIG_SYS_HZ_CLOCK / TIM_CLK_DIV;
47601fbec7SMasahiro Yamada 	gd->arch.timer_reset_value = 0;
48601fbec7SMasahiro Yamada 
49601fbec7SMasahiro Yamada 	return(0);
50601fbec7SMasahiro Yamada }
51601fbec7SMasahiro Yamada 
52601fbec7SMasahiro Yamada /*
53601fbec7SMasahiro Yamada  * Get the current 64 bit timer tick count
54601fbec7SMasahiro Yamada  */
get_ticks(void)55601fbec7SMasahiro Yamada unsigned long long get_ticks(void)
56601fbec7SMasahiro Yamada {
57601fbec7SMasahiro Yamada 	unsigned long now = readl(&timer->tim34);
58601fbec7SMasahiro Yamada 
59601fbec7SMasahiro Yamada 	/* increment tbu if tbl has rolled over */
60601fbec7SMasahiro Yamada 	if (now < gd->arch.tbl)
61601fbec7SMasahiro Yamada 		gd->arch.tbu++;
62601fbec7SMasahiro Yamada 	gd->arch.tbl = now;
63601fbec7SMasahiro Yamada 
64601fbec7SMasahiro Yamada 	return (((unsigned long long)gd->arch.tbu) << 32) | gd->arch.tbl;
65601fbec7SMasahiro Yamada }
66601fbec7SMasahiro Yamada 
get_timer(ulong base)67601fbec7SMasahiro Yamada ulong get_timer(ulong base)
68601fbec7SMasahiro Yamada {
69601fbec7SMasahiro Yamada 	unsigned long long timer_diff;
70601fbec7SMasahiro Yamada 
71601fbec7SMasahiro Yamada 	timer_diff = get_ticks() - gd->arch.timer_reset_value;
72601fbec7SMasahiro Yamada 
73601fbec7SMasahiro Yamada 	return lldiv(timer_diff,
74601fbec7SMasahiro Yamada 		     (gd->arch.timer_rate_hz / CONFIG_SYS_HZ)) - base;
75601fbec7SMasahiro Yamada }
76601fbec7SMasahiro Yamada 
__udelay(unsigned long usec)77601fbec7SMasahiro Yamada void __udelay(unsigned long usec)
78601fbec7SMasahiro Yamada {
79601fbec7SMasahiro Yamada 	unsigned long long endtime;
80601fbec7SMasahiro Yamada 
81601fbec7SMasahiro Yamada 	endtime = lldiv((unsigned long long)usec * gd->arch.timer_rate_hz,
82601fbec7SMasahiro Yamada 			1000000UL);
83601fbec7SMasahiro Yamada 	endtime += get_ticks();
84601fbec7SMasahiro Yamada 
85601fbec7SMasahiro Yamada 	while (get_ticks() < endtime)
86601fbec7SMasahiro Yamada 		;
87601fbec7SMasahiro Yamada }
88601fbec7SMasahiro Yamada 
89601fbec7SMasahiro Yamada /*
90601fbec7SMasahiro Yamada  * This function is derived from PowerPC code (timebase clock frequency).
91601fbec7SMasahiro Yamada  * On ARM it returns the number of timer ticks per second.
92601fbec7SMasahiro Yamada  */
get_tbclk(void)93601fbec7SMasahiro Yamada ulong get_tbclk(void)
94601fbec7SMasahiro Yamada {
95601fbec7SMasahiro Yamada 	return gd->arch.timer_rate_hz;
96601fbec7SMasahiro Yamada }
97601fbec7SMasahiro Yamada 
98601fbec7SMasahiro Yamada #ifdef CONFIG_HW_WATCHDOG
99601fbec7SMasahiro Yamada static struct davinci_timer * const wdttimer =
100601fbec7SMasahiro Yamada 	(struct davinci_timer *)CONFIG_SYS_WDTTIMERBASE;
101601fbec7SMasahiro Yamada 
102601fbec7SMasahiro Yamada /*
103601fbec7SMasahiro Yamada  * See prufw2.pdf for using Timer as a WDT
104601fbec7SMasahiro Yamada  */
davinci_hw_watchdog_enable(void)105601fbec7SMasahiro Yamada void davinci_hw_watchdog_enable(void)
106601fbec7SMasahiro Yamada {
107601fbec7SMasahiro Yamada 	writel(0x0, &wdttimer->tcr);
108601fbec7SMasahiro Yamada 	writel(0x0, &wdttimer->tgcr);
109601fbec7SMasahiro Yamada 	/* TIMMODE = 2h */
110601fbec7SMasahiro Yamada 	writel(0x08 | 0x03 | ((TIM_CLK_DIV - 1) << 8), &wdttimer->tgcr);
111601fbec7SMasahiro Yamada 	writel(CONFIG_SYS_WDT_PERIOD_LOW, &wdttimer->prd12);
112601fbec7SMasahiro Yamada 	writel(CONFIG_SYS_WDT_PERIOD_HIGH, &wdttimer->prd34);
113601fbec7SMasahiro Yamada 	writel(2 << 22, &wdttimer->tcr);
114601fbec7SMasahiro Yamada 	writel(0x0, &wdttimer->tim12);
115601fbec7SMasahiro Yamada 	writel(0x0, &wdttimer->tim34);
116601fbec7SMasahiro Yamada 	/* set WDEN bit, WDKEY 0xa5c6 */
117601fbec7SMasahiro Yamada 	writel(0xa5c64000, &wdttimer->wdtcr);
118601fbec7SMasahiro Yamada 	/* clear counter register */
119601fbec7SMasahiro Yamada 	writel(0xda7e4000, &wdttimer->wdtcr);
120601fbec7SMasahiro Yamada }
121601fbec7SMasahiro Yamada 
davinci_hw_watchdog_reset(void)122601fbec7SMasahiro Yamada void davinci_hw_watchdog_reset(void)
123601fbec7SMasahiro Yamada {
124601fbec7SMasahiro Yamada 	writel(0xa5c64000, &wdttimer->wdtcr);
125601fbec7SMasahiro Yamada 	writel(0xda7e4000, &wdttimer->wdtcr);
126601fbec7SMasahiro Yamada }
127601fbec7SMasahiro Yamada #endif
128