xref: /openbmc/u-boot/arch/arm/mach-at91/armv7/clock.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
262011840SMasahiro Yamada /*
362011840SMasahiro Yamada  * [origin: Linux kernel linux/arch/arm/mach-at91/clock.c]
462011840SMasahiro Yamada  *
562011840SMasahiro Yamada  * Copyright (C) 2005 David Brownell
662011840SMasahiro Yamada  * Copyright (C) 2005 Ivan Kokshaysky
762011840SMasahiro Yamada  * Copyright (C) 2009 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
862011840SMasahiro Yamada  * Copyright (C) 2013 Bo Shen <voice.shen@atmel.com>
9c1900055SWenyou Yang  * Copyright (C) 2015 Wenyou Yang <wenyou.yang@atmel.com>
1062011840SMasahiro Yamada  */
1162011840SMasahiro Yamada 
1262011840SMasahiro Yamada #include <common.h>
131221ce45SMasahiro Yamada #include <linux/errno.h>
1462011840SMasahiro Yamada #include <asm/io.h>
1562011840SMasahiro Yamada #include <asm/arch/hardware.h>
1662011840SMasahiro Yamada #include <asm/arch/at91_pmc.h>
1762011840SMasahiro Yamada #include <asm/arch/clk.h>
1862011840SMasahiro Yamada 
1962011840SMasahiro Yamada #if !defined(CONFIG_AT91FAMILY)
2062011840SMasahiro Yamada # error You need to define CONFIG_AT91FAMILY in your board config!
2162011840SMasahiro Yamada #endif
2262011840SMasahiro Yamada 
2362011840SMasahiro Yamada DECLARE_GLOBAL_DATA_PTR;
2462011840SMasahiro Yamada 
at91_css_to_rate(unsigned long css)2562011840SMasahiro Yamada static unsigned long at91_css_to_rate(unsigned long css)
2662011840SMasahiro Yamada {
2762011840SMasahiro Yamada 	switch (css) {
2862011840SMasahiro Yamada 	case AT91_PMC_MCKR_CSS_SLOW:
2962011840SMasahiro Yamada 		return CONFIG_SYS_AT91_SLOW_CLOCK;
3062011840SMasahiro Yamada 	case AT91_PMC_MCKR_CSS_MAIN:
3162011840SMasahiro Yamada 		return gd->arch.main_clk_rate_hz;
3262011840SMasahiro Yamada 	case AT91_PMC_MCKR_CSS_PLLA:
3362011840SMasahiro Yamada 		return gd->arch.plla_rate_hz;
3462011840SMasahiro Yamada 	}
3562011840SMasahiro Yamada 
3662011840SMasahiro Yamada 	return 0;
3762011840SMasahiro Yamada }
3862011840SMasahiro Yamada 
at91_pll_rate(u32 freq,u32 reg)3962011840SMasahiro Yamada static u32 at91_pll_rate(u32 freq, u32 reg)
4062011840SMasahiro Yamada {
4162011840SMasahiro Yamada 	unsigned mul, div;
4262011840SMasahiro Yamada 
4362011840SMasahiro Yamada 	div = reg & 0xff;
4462011840SMasahiro Yamada 	mul = (reg >> 18) & 0x7f;
4562011840SMasahiro Yamada 	if (div && mul) {
4662011840SMasahiro Yamada 		freq /= div;
4762011840SMasahiro Yamada 		freq *= mul + 1;
4862011840SMasahiro Yamada 	} else {
4962011840SMasahiro Yamada 		freq = 0;
5062011840SMasahiro Yamada 	}
5162011840SMasahiro Yamada 
5262011840SMasahiro Yamada 	return freq;
5362011840SMasahiro Yamada }
5462011840SMasahiro Yamada 
at91_clock_init(unsigned long main_clock)5562011840SMasahiro Yamada int at91_clock_init(unsigned long main_clock)
5662011840SMasahiro Yamada {
5762011840SMasahiro Yamada 	unsigned freq, mckr;
5862011840SMasahiro Yamada 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
5962011840SMasahiro Yamada #ifndef CONFIG_SYS_AT91_MAIN_CLOCK
6062011840SMasahiro Yamada 	unsigned tmp;
6162011840SMasahiro Yamada 	/*
6262011840SMasahiro Yamada 	 * When the bootloader initialized the main oscillator correctly,
6362011840SMasahiro Yamada 	 * there's no problem using the cycle counter.  But if it didn't,
6462011840SMasahiro Yamada 	 * or when using oscillator bypass mode, we must be told the speed
6562011840SMasahiro Yamada 	 * of the main clock.
6662011840SMasahiro Yamada 	 */
6762011840SMasahiro Yamada 	if (!main_clock) {
6862011840SMasahiro Yamada 		do {
6962011840SMasahiro Yamada 			tmp = readl(&pmc->mcfr);
7062011840SMasahiro Yamada 		} while (!(tmp & AT91_PMC_MCFR_MAINRDY));
7162011840SMasahiro Yamada 		tmp &= AT91_PMC_MCFR_MAINF_MASK;
7262011840SMasahiro Yamada 		main_clock = tmp * (CONFIG_SYS_AT91_SLOW_CLOCK / 16);
7362011840SMasahiro Yamada 	}
7462011840SMasahiro Yamada #endif
7562011840SMasahiro Yamada 	gd->arch.main_clk_rate_hz = main_clock;
7662011840SMasahiro Yamada 
7762011840SMasahiro Yamada 	/* report if PLLA is more than mildly overclocked */
7862011840SMasahiro Yamada 	gd->arch.plla_rate_hz = at91_pll_rate(main_clock, readl(&pmc->pllar));
7962011840SMasahiro Yamada 
8062011840SMasahiro Yamada 	/*
8162011840SMasahiro Yamada 	 * MCK and CPU derive from one of those primary clocks.
8262011840SMasahiro Yamada 	 * For now, assume this parentage won't change.
8362011840SMasahiro Yamada 	 */
8462011840SMasahiro Yamada 	mckr = readl(&pmc->mckr);
8562011840SMasahiro Yamada 
8662011840SMasahiro Yamada 	/* plla divisor by 2 */
8762011840SMasahiro Yamada 	if (mckr & (1 << 12))
8862011840SMasahiro Yamada 		gd->arch.plla_rate_hz >>= 1;
8962011840SMasahiro Yamada 
9062011840SMasahiro Yamada 	gd->arch.mck_rate_hz = at91_css_to_rate(mckr & AT91_PMC_MCKR_CSS_MASK);
9162011840SMasahiro Yamada 	freq = gd->arch.mck_rate_hz;
9262011840SMasahiro Yamada 
9362011840SMasahiro Yamada 	/* prescale */
9462011840SMasahiro Yamada 	freq >>= mckr & AT91_PMC_MCKR_PRES_MASK;
9562011840SMasahiro Yamada 
9662011840SMasahiro Yamada 	switch (mckr & AT91_PMC_MCKR_MDIV_MASK) {
9762011840SMasahiro Yamada 	case AT91_PMC_MCKR_MDIV_2:
9862011840SMasahiro Yamada 		gd->arch.mck_rate_hz = freq / 2;
9962011840SMasahiro Yamada 		break;
10062011840SMasahiro Yamada 	case AT91_PMC_MCKR_MDIV_3:
10162011840SMasahiro Yamada 		gd->arch.mck_rate_hz = freq / 3;
10262011840SMasahiro Yamada 		break;
10362011840SMasahiro Yamada 	case AT91_PMC_MCKR_MDIV_4:
10462011840SMasahiro Yamada 		gd->arch.mck_rate_hz = freq / 4;
10562011840SMasahiro Yamada 		break;
10662011840SMasahiro Yamada 	default:
10762011840SMasahiro Yamada 		break;
10862011840SMasahiro Yamada 	}
10962011840SMasahiro Yamada 
11062011840SMasahiro Yamada 	gd->arch.cpu_clk_rate_hz = freq;
11162011840SMasahiro Yamada 
11262011840SMasahiro Yamada 	return 0;
11362011840SMasahiro Yamada }
11462011840SMasahiro Yamada 
at91_plla_init(u32 pllar)11562011840SMasahiro Yamada void at91_plla_init(u32 pllar)
11662011840SMasahiro Yamada {
11762011840SMasahiro Yamada 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
11862011840SMasahiro Yamada 
11962011840SMasahiro Yamada 	writel(pllar, &pmc->pllar);
12062011840SMasahiro Yamada 	while (!(readl(&pmc->sr) & (AT91_PMC_LOCKA | AT91_PMC_MCKRDY)))
12162011840SMasahiro Yamada 		;
12262011840SMasahiro Yamada }
12362011840SMasahiro Yamada 
at91_mck_init(u32 mckr)12462011840SMasahiro Yamada void at91_mck_init(u32 mckr)
12562011840SMasahiro Yamada {
12662011840SMasahiro Yamada 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
12762011840SMasahiro Yamada 	u32 tmp;
12862011840SMasahiro Yamada 
12962011840SMasahiro Yamada 	tmp = readl(&pmc->mckr);
13062011840SMasahiro Yamada 	tmp &= ~(AT91_PMC_MCKR_CSS_MASK  |
13162011840SMasahiro Yamada 		 AT91_PMC_MCKR_PRES_MASK |
13262011840SMasahiro Yamada 		 AT91_PMC_MCKR_MDIV_MASK |
13362011840SMasahiro Yamada 		 AT91_PMC_MCKR_PLLADIV_2);
13462011840SMasahiro Yamada #ifdef CPU_HAS_H32MXDIV
13562011840SMasahiro Yamada 	tmp &= ~AT91_PMC_MCKR_H32MXDIV;
13662011840SMasahiro Yamada #endif
13762011840SMasahiro Yamada 
13862011840SMasahiro Yamada 	tmp |= mckr & (AT91_PMC_MCKR_CSS_MASK  |
13962011840SMasahiro Yamada 		       AT91_PMC_MCKR_PRES_MASK |
14062011840SMasahiro Yamada 		       AT91_PMC_MCKR_MDIV_MASK |
14162011840SMasahiro Yamada 		       AT91_PMC_MCKR_PLLADIV_2);
14262011840SMasahiro Yamada #ifdef CPU_HAS_H32MXDIV
14362011840SMasahiro Yamada 	tmp |= mckr & AT91_PMC_MCKR_H32MXDIV;
14462011840SMasahiro Yamada #endif
14562011840SMasahiro Yamada 
14662011840SMasahiro Yamada 	writel(tmp, &pmc->mckr);
14762011840SMasahiro Yamada 
14862011840SMasahiro Yamada 	while (!(readl(&pmc->sr) & AT91_PMC_MCKRDY))
14962011840SMasahiro Yamada 		;
15062011840SMasahiro Yamada }
15162011840SMasahiro Yamada 
1522b21cf55SWenyou Yang /*
1532b21cf55SWenyou Yang  * For the Master Clock Controller Register(MCKR), while switching
1542b21cf55SWenyou Yang  * to a lower clock source, we must switch the clock source first
1552b21cf55SWenyou Yang  * instead of last. Otherwise, we could end up with too high frequency
1562b21cf55SWenyou Yang  * on the internal bus and peripherals.
1572b21cf55SWenyou Yang  */
at91_mck_init_down(u32 mckr)1582b21cf55SWenyou Yang void at91_mck_init_down(u32 mckr)
1592b21cf55SWenyou Yang {
1602b21cf55SWenyou Yang 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
1612b21cf55SWenyou Yang 	u32 tmp;
1622b21cf55SWenyou Yang 
1632b21cf55SWenyou Yang 	tmp = readl(&pmc->mckr);
1642b21cf55SWenyou Yang 	tmp &= (~AT91_PMC_MCKR_CSS_MASK);
1652b21cf55SWenyou Yang 	tmp |= (mckr & AT91_PMC_MCKR_CSS_MASK);
1662b21cf55SWenyou Yang 	writel(tmp, &pmc->mckr);
1672b21cf55SWenyou Yang 
1682b21cf55SWenyou Yang 	while (!(readl(&pmc->sr) & AT91_PMC_MCKRDY))
1692b21cf55SWenyou Yang 		;
1702b21cf55SWenyou Yang 
1712b21cf55SWenyou Yang #ifdef CPU_HAS_H32MXDIV
1722b21cf55SWenyou Yang 	tmp = readl(&pmc->mckr);
1732b21cf55SWenyou Yang 	tmp &= (~AT91_PMC_MCKR_H32MXDIV);
1742b21cf55SWenyou Yang 	tmp |= (mckr & AT91_PMC_MCKR_H32MXDIV);
1752b21cf55SWenyou Yang 	writel(tmp, &pmc->mckr);
1762b21cf55SWenyou Yang #endif
1772b21cf55SWenyou Yang 
1782b21cf55SWenyou Yang 	tmp = readl(&pmc->mckr);
1792b21cf55SWenyou Yang 	tmp &= (~AT91_PMC_MCKR_PLLADIV_MASK);
1802b21cf55SWenyou Yang 	tmp |= (mckr & AT91_PMC_MCKR_PLLADIV_MASK);
1812b21cf55SWenyou Yang 	writel(tmp, &pmc->mckr);
1822b21cf55SWenyou Yang 
1832b21cf55SWenyou Yang 	tmp = readl(&pmc->mckr);
1842b21cf55SWenyou Yang 	tmp &= (~AT91_PMC_MCKR_MDIV_MASK);
1852b21cf55SWenyou Yang 	tmp |= (mckr & AT91_PMC_MCKR_MDIV_MASK);
1862b21cf55SWenyou Yang 	writel(tmp, &pmc->mckr);
1872b21cf55SWenyou Yang 
1882b21cf55SWenyou Yang 	tmp = readl(&pmc->mckr);
1892b21cf55SWenyou Yang 	tmp &= (~AT91_PMC_MCKR_PRES_MASK);
1902b21cf55SWenyou Yang 	tmp |= (mckr & AT91_PMC_MCKR_PRES_MASK);
1912b21cf55SWenyou Yang 	writel(tmp, &pmc->mckr);
1922b21cf55SWenyou Yang }
1932b21cf55SWenyou Yang 
at91_enable_periph_generated_clk(u32 id,u32 clk_source,u32 div)194c1900055SWenyou Yang int at91_enable_periph_generated_clk(u32 id, u32 clk_source, u32 div)
195c1900055SWenyou Yang {
196c1900055SWenyou Yang 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
197c1900055SWenyou Yang 	u32 regval, status;
198c1900055SWenyou Yang 	u32 timeout = 1000;
199c1900055SWenyou Yang 
200c1900055SWenyou Yang 	if (id > AT91_PMC_PCR_PID_MASK)
201c1900055SWenyou Yang 		return -EINVAL;
202c1900055SWenyou Yang 
203c1900055SWenyou Yang 	if (div > 0xff)
204c1900055SWenyou Yang 		return -EINVAL;
205c1900055SWenyou Yang 
2064adf6a71SWenyou Yang 	if (clk_source == GCK_CSS_UPLL_CLK) {
2074adf6a71SWenyou Yang 		if (at91_upll_clk_enable())
2084adf6a71SWenyou Yang 			return -ENODEV;
2094adf6a71SWenyou Yang 	}
2104adf6a71SWenyou Yang 
211c1900055SWenyou Yang 	writel(id, &pmc->pcr);
212c1900055SWenyou Yang 	regval = readl(&pmc->pcr);
213c1900055SWenyou Yang 	regval &= ~AT91_PMC_PCR_GCKCSS;
214c1900055SWenyou Yang 	regval &= ~AT91_PMC_PCR_GCKDIV;
215c1900055SWenyou Yang 
216c1900055SWenyou Yang 	switch (clk_source) {
217c1900055SWenyou Yang 	case GCK_CSS_SLOW_CLK:
218c1900055SWenyou Yang 		regval |= AT91_PMC_PCR_GCKCSS_SLOW_CLK;
219c1900055SWenyou Yang 		break;
220c1900055SWenyou Yang 	case GCK_CSS_MAIN_CLK:
221c1900055SWenyou Yang 		regval |= AT91_PMC_PCR_GCKCSS_MAIN_CLK;
222c1900055SWenyou Yang 		break;
223c1900055SWenyou Yang 	case GCK_CSS_PLLA_CLK:
224c1900055SWenyou Yang 		regval |= AT91_PMC_PCR_GCKCSS_PLLA_CLK;
225c1900055SWenyou Yang 		break;
226c1900055SWenyou Yang 	case GCK_CSS_UPLL_CLK:
227c1900055SWenyou Yang 		regval |= AT91_PMC_PCR_GCKCSS_UPLL_CLK;
228c1900055SWenyou Yang 		break;
229c1900055SWenyou Yang 	case GCK_CSS_MCK_CLK:
230c1900055SWenyou Yang 		regval |= AT91_PMC_PCR_GCKCSS_MCK_CLK;
231c1900055SWenyou Yang 		break;
232c1900055SWenyou Yang 	case GCK_CSS_AUDIO_CLK:
233c1900055SWenyou Yang 		regval |= AT91_PMC_PCR_GCKCSS_AUDIO_CLK;
234c1900055SWenyou Yang 		break;
235c1900055SWenyou Yang 	default:
236c1900055SWenyou Yang 		printf("Error GCK clock source selection!\n");
237c1900055SWenyou Yang 		return -EINVAL;
238c1900055SWenyou Yang 	}
239c1900055SWenyou Yang 
240c1900055SWenyou Yang 	regval |= AT91_PMC_PCR_CMD_WRITE |
241c1900055SWenyou Yang 		  AT91_PMC_PCR_GCKDIV_(div) |
242c1900055SWenyou Yang 		  AT91_PMC_PCR_GCKEN;
243c1900055SWenyou Yang 
244c1900055SWenyou Yang 	writel(regval, &pmc->pcr);
245c1900055SWenyou Yang 
246c1900055SWenyou Yang 	do {
247c1900055SWenyou Yang 		udelay(1);
248c1900055SWenyou Yang 		status = readl(&pmc->sr);
249c1900055SWenyou Yang 	} while ((!!(--timeout)) && (!(status & AT91_PMC_GCKRDY)));
250c1900055SWenyou Yang 
251c1900055SWenyou Yang 	if (!timeout)
252c1900055SWenyou Yang 		printf("Timeout waiting for GCK ready!\n");
253c1900055SWenyou Yang 
254c1900055SWenyou Yang 	return 0;
255c1900055SWenyou Yang }
256c1900055SWenyou Yang 
at91_get_periph_generated_clk(u32 id)257c1900055SWenyou Yang u32 at91_get_periph_generated_clk(u32 id)
258c1900055SWenyou Yang {
259c1900055SWenyou Yang 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
260c1900055SWenyou Yang 	u32 regval, clk_source, div;
261c1900055SWenyou Yang 	u32 freq;
262c1900055SWenyou Yang 
263c1900055SWenyou Yang 	if (id > AT91_PMC_PCR_PID_MASK)
264c1900055SWenyou Yang 		return 0;
265c1900055SWenyou Yang 
266c1900055SWenyou Yang 	writel(id, &pmc->pcr);
267c1900055SWenyou Yang 	regval = readl(&pmc->pcr);
268c1900055SWenyou Yang 
269c1900055SWenyou Yang 	clk_source = regval & AT91_PMC_PCR_GCKCSS;
270c1900055SWenyou Yang 	switch (clk_source) {
271c1900055SWenyou Yang 	case AT91_PMC_PCR_GCKCSS_SLOW_CLK:
272c1900055SWenyou Yang 		freq = CONFIG_SYS_AT91_SLOW_CLOCK;
273c1900055SWenyou Yang 		break;
274c1900055SWenyou Yang 	case AT91_PMC_PCR_GCKCSS_MAIN_CLK:
275c1900055SWenyou Yang 		freq = gd->arch.main_clk_rate_hz;
276c1900055SWenyou Yang 		break;
277c1900055SWenyou Yang 	case AT91_PMC_PCR_GCKCSS_PLLA_CLK:
278c1900055SWenyou Yang 		freq = gd->arch.plla_rate_hz;
279c1900055SWenyou Yang 		break;
2807a91e1a3SWenyou Yang 	case AT91_PMC_PCR_GCKCSS_UPLL_CLK:
2817a91e1a3SWenyou Yang 		freq = AT91_UTMI_PLL_CLK_FREQ;
2827a91e1a3SWenyou Yang 		break;
2837a91e1a3SWenyou Yang 	case AT91_PMC_PCR_GCKCSS_MCK_CLK:
2847a91e1a3SWenyou Yang 		freq = gd->arch.mck_rate_hz;
2857a91e1a3SWenyou Yang 		break;
286c1900055SWenyou Yang 	default:
287c1900055SWenyou Yang 		printf("Improper GCK clock source selection!\n");
288c1900055SWenyou Yang 		freq = 0;
289c1900055SWenyou Yang 		break;
290c1900055SWenyou Yang 	}
291c1900055SWenyou Yang 
292c1900055SWenyou Yang 	div = ((regval & AT91_PMC_PCR_GCKDIV) >> AT91_PMC_PCR_GCKDIV_OFFSET);
293c1900055SWenyou Yang 	div += 1;
294c1900055SWenyou Yang 
295c1900055SWenyou Yang 	return freq / div;
296c1900055SWenyou Yang }
297