1819833afSPeter Tyser #ifndef __ASM_ARM_SYSTEM_H 2819833afSPeter Tyser #define __ASM_ARM_SYSTEM_H 3819833afSPeter Tyser 4819833afSPeter Tyser #ifdef __KERNEL__ 5819833afSPeter Tyser 6819833afSPeter Tyser #define CPU_ARCH_UNKNOWN 0 7819833afSPeter Tyser #define CPU_ARCH_ARMv3 1 8819833afSPeter Tyser #define CPU_ARCH_ARMv4 2 9819833afSPeter Tyser #define CPU_ARCH_ARMv4T 3 10819833afSPeter Tyser #define CPU_ARCH_ARMv5 4 11819833afSPeter Tyser #define CPU_ARCH_ARMv5T 5 12819833afSPeter Tyser #define CPU_ARCH_ARMv5TE 6 13819833afSPeter Tyser #define CPU_ARCH_ARMv5TEJ 7 14819833afSPeter Tyser #define CPU_ARCH_ARMv6 8 15819833afSPeter Tyser #define CPU_ARCH_ARMv7 9 16819833afSPeter Tyser 17819833afSPeter Tyser /* 18819833afSPeter Tyser * CR1 bits (CP#15 CR1) 19819833afSPeter Tyser */ 20819833afSPeter Tyser #define CR_M (1 << 0) /* MMU enable */ 21819833afSPeter Tyser #define CR_A (1 << 1) /* Alignment abort enable */ 22819833afSPeter Tyser #define CR_C (1 << 2) /* Dcache enable */ 23819833afSPeter Tyser #define CR_W (1 << 3) /* Write buffer enable */ 24819833afSPeter Tyser #define CR_P (1 << 4) /* 32-bit exception handler */ 25819833afSPeter Tyser #define CR_D (1 << 5) /* 32-bit data address range */ 26819833afSPeter Tyser #define CR_L (1 << 6) /* Implementation defined */ 27819833afSPeter Tyser #define CR_B (1 << 7) /* Big endian */ 28819833afSPeter Tyser #define CR_S (1 << 8) /* System MMU protection */ 29819833afSPeter Tyser #define CR_R (1 << 9) /* ROM MMU protection */ 30819833afSPeter Tyser #define CR_F (1 << 10) /* Implementation defined */ 31819833afSPeter Tyser #define CR_Z (1 << 11) /* Implementation defined */ 32819833afSPeter Tyser #define CR_I (1 << 12) /* Icache enable */ 33819833afSPeter Tyser #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */ 34819833afSPeter Tyser #define CR_RR (1 << 14) /* Round Robin cache replacement */ 35819833afSPeter Tyser #define CR_L4 (1 << 15) /* LDR pc can set T bit */ 36819833afSPeter Tyser #define CR_DT (1 << 16) 37819833afSPeter Tyser #define CR_IT (1 << 18) 38819833afSPeter Tyser #define CR_ST (1 << 19) 39819833afSPeter Tyser #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */ 40819833afSPeter Tyser #define CR_U (1 << 22) /* Unaligned access operation */ 41819833afSPeter Tyser #define CR_XP (1 << 23) /* Extended page tables */ 42819833afSPeter Tyser #define CR_VE (1 << 24) /* Vectored interrupts */ 43819833afSPeter Tyser #define CR_EE (1 << 25) /* Exception (Big) Endian */ 44819833afSPeter Tyser #define CR_TRE (1 << 28) /* TEX remap enable */ 45819833afSPeter Tyser #define CR_AFE (1 << 29) /* Access flag enable */ 46819833afSPeter Tyser #define CR_TE (1 << 30) /* Thumb exception enable */ 47819833afSPeter Tyser 48819833afSPeter Tyser /* 49819833afSPeter Tyser * This is used to ensure the compiler did actually allocate the register we 50819833afSPeter Tyser * asked it for some inline assembly sequences. Apparently we can't trust 51819833afSPeter Tyser * the compiler from one version to another so a bit of paranoia won't hurt. 52819833afSPeter Tyser * This string is meant to be concatenated with the inline asm string and 53819833afSPeter Tyser * will cause compilation to stop on mismatch. 54819833afSPeter Tyser * (for details, see gcc PR 15089) 55819833afSPeter Tyser */ 56819833afSPeter Tyser #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t" 57819833afSPeter Tyser 58819833afSPeter Tyser #ifndef __ASSEMBLY__ 59819833afSPeter Tyser 60819833afSPeter Tyser #define isb() __asm__ __volatile__ ("" : : : "memory") 61819833afSPeter Tyser 62819833afSPeter Tyser #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t"); 63819833afSPeter Tyser 642ff467c0SRob Herring #ifdef __ARM_ARCH_7A__ 652ff467c0SRob Herring #define wfi() __asm__ __volatile__ ("wfi" : : : "memory") 662ff467c0SRob Herring #else 672ff467c0SRob Herring #define wfi() 682ff467c0SRob Herring #endif 692ff467c0SRob Herring 70819833afSPeter Tyser static inline unsigned int get_cr(void) 71819833afSPeter Tyser { 72819833afSPeter Tyser unsigned int val; 73819833afSPeter Tyser asm("mrc p15, 0, %0, c1, c0, 0 @ get CR" : "=r" (val) : : "cc"); 74819833afSPeter Tyser return val; 75819833afSPeter Tyser } 76819833afSPeter Tyser 77819833afSPeter Tyser static inline void set_cr(unsigned int val) 78819833afSPeter Tyser { 79819833afSPeter Tyser asm volatile("mcr p15, 0, %0, c1, c0, 0 @ set CR" 80819833afSPeter Tyser : : "r" (val) : "cc"); 81819833afSPeter Tyser isb(); 82819833afSPeter Tyser } 83819833afSPeter Tyser 84*de63ac27SR Sricharan static inline unsigned int get_dacr(void) 85*de63ac27SR Sricharan { 86*de63ac27SR Sricharan unsigned int val; 87*de63ac27SR Sricharan asm("mrc p15, 0, %0, c3, c0, 0 @ get DACR" : "=r" (val) : : "cc"); 88*de63ac27SR Sricharan return val; 89*de63ac27SR Sricharan } 90*de63ac27SR Sricharan 91*de63ac27SR Sricharan static inline void set_dacr(unsigned int val) 92*de63ac27SR Sricharan { 93*de63ac27SR Sricharan asm volatile("mcr p15, 0, %0, c3, c0, 0 @ set DACR" 94*de63ac27SR Sricharan : : "r" (val) : "cc"); 95*de63ac27SR Sricharan isb(); 96*de63ac27SR Sricharan } 97*de63ac27SR Sricharan 980dde7f53SSimon Glass /* options available for data cache on each page */ 990dde7f53SSimon Glass enum dcache_option { 1000dde7f53SSimon Glass DCACHE_OFF = 0x12, 1010dde7f53SSimon Glass DCACHE_WRITETHROUGH = 0x1a, 1020dde7f53SSimon Glass DCACHE_WRITEBACK = 0x1e, 1030dde7f53SSimon Glass }; 1040dde7f53SSimon Glass 1050dde7f53SSimon Glass /* Size of an MMU section */ 1060dde7f53SSimon Glass enum { 1070dde7f53SSimon Glass MMU_SECTION_SHIFT = 20, 1080dde7f53SSimon Glass MMU_SECTION_SIZE = 1 << MMU_SECTION_SHIFT, 1090dde7f53SSimon Glass }; 1100dde7f53SSimon Glass 1110dde7f53SSimon Glass /** 1120dde7f53SSimon Glass * Change the cache settings for a region. 1130dde7f53SSimon Glass * 1140dde7f53SSimon Glass * \param start start address of memory region to change 1150dde7f53SSimon Glass * \param size size of memory region to change 1160dde7f53SSimon Glass * \param option dcache option to select 1170dde7f53SSimon Glass */ 1180dde7f53SSimon Glass void mmu_set_region_dcache_behaviour(u32 start, int size, 1190dde7f53SSimon Glass enum dcache_option option); 1200dde7f53SSimon Glass 1210dde7f53SSimon Glass /** 1220dde7f53SSimon Glass * Register an update to the page tables, and flush the TLB 1230dde7f53SSimon Glass * 1240dde7f53SSimon Glass * \param start start address of update in page table 1250dde7f53SSimon Glass * \param stop stop address of update in page table 1260dde7f53SSimon Glass */ 1270dde7f53SSimon Glass void mmu_page_table_flush(unsigned long start, unsigned long stop); 1280dde7f53SSimon Glass 129819833afSPeter Tyser #endif /* __ASSEMBLY__ */ 130819833afSPeter Tyser 131819833afSPeter Tyser #define arch_align_stack(x) (x) 132819833afSPeter Tyser 133819833afSPeter Tyser #endif /* __KERNEL__ */ 134819833afSPeter Tyser 135819833afSPeter Tyser #endif 136