1819833afSPeter Tyser #ifndef __ASM_ARM_SYSTEM_H 2819833afSPeter Tyser #define __ASM_ARM_SYSTEM_H 3819833afSPeter Tyser 40ae76531SDavid Feng #ifdef CONFIG_ARM64 50ae76531SDavid Feng 60ae76531SDavid Feng /* 70ae76531SDavid Feng * SCTLR_EL1/SCTLR_EL2/SCTLR_EL3 bits definitions 80ae76531SDavid Feng */ 90ae76531SDavid Feng #define CR_M (1 << 0) /* MMU enable */ 100ae76531SDavid Feng #define CR_A (1 << 1) /* Alignment abort enable */ 110ae76531SDavid Feng #define CR_C (1 << 2) /* Dcache enable */ 120ae76531SDavid Feng #define CR_SA (1 << 3) /* Stack Alignment Check Enable */ 130ae76531SDavid Feng #define CR_I (1 << 12) /* Icache enable */ 140ae76531SDavid Feng #define CR_WXN (1 << 19) /* Write Permision Imply XN */ 150ae76531SDavid Feng #define CR_EE (1 << 25) /* Exception (Big) Endian */ 160ae76531SDavid Feng 170ae76531SDavid Feng #define PGTABLE_SIZE (0x10000) 18dad17fd5SSiva Durga Prasad Paladugu /* 2MB granularity */ 19dad17fd5SSiva Durga Prasad Paladugu #define MMU_SECTION_SHIFT 21 2088f965d7SStephen Warren #define MMU_SECTION_SIZE (1 << MMU_SECTION_SHIFT) 210ae76531SDavid Feng 220ae76531SDavid Feng #ifndef __ASSEMBLY__ 230ae76531SDavid Feng 24dad17fd5SSiva Durga Prasad Paladugu enum dcache_option { 25dad17fd5SSiva Durga Prasad Paladugu DCACHE_OFF = 0x3, 26dad17fd5SSiva Durga Prasad Paladugu }; 27dad17fd5SSiva Durga Prasad Paladugu 280ae76531SDavid Feng #define isb() \ 290ae76531SDavid Feng ({asm volatile( \ 300ae76531SDavid Feng "isb" : : : "memory"); \ 310ae76531SDavid Feng }) 320ae76531SDavid Feng 330ae76531SDavid Feng #define wfi() \ 340ae76531SDavid Feng ({asm volatile( \ 350ae76531SDavid Feng "wfi" : : : "memory"); \ 360ae76531SDavid Feng }) 370ae76531SDavid Feng 380ae76531SDavid Feng static inline unsigned int current_el(void) 390ae76531SDavid Feng { 400ae76531SDavid Feng unsigned int el; 410ae76531SDavid Feng asm volatile("mrs %0, CurrentEL" : "=r" (el) : : "cc"); 420ae76531SDavid Feng return el >> 2; 430ae76531SDavid Feng } 440ae76531SDavid Feng 450ae76531SDavid Feng static inline unsigned int get_sctlr(void) 460ae76531SDavid Feng { 470ae76531SDavid Feng unsigned int el, val; 480ae76531SDavid Feng 490ae76531SDavid Feng el = current_el(); 500ae76531SDavid Feng if (el == 1) 510ae76531SDavid Feng asm volatile("mrs %0, sctlr_el1" : "=r" (val) : : "cc"); 520ae76531SDavid Feng else if (el == 2) 530ae76531SDavid Feng asm volatile("mrs %0, sctlr_el2" : "=r" (val) : : "cc"); 540ae76531SDavid Feng else 550ae76531SDavid Feng asm volatile("mrs %0, sctlr_el3" : "=r" (val) : : "cc"); 560ae76531SDavid Feng 570ae76531SDavid Feng return val; 580ae76531SDavid Feng } 590ae76531SDavid Feng 600ae76531SDavid Feng static inline void set_sctlr(unsigned int val) 610ae76531SDavid Feng { 620ae76531SDavid Feng unsigned int el; 630ae76531SDavid Feng 640ae76531SDavid Feng el = current_el(); 650ae76531SDavid Feng if (el == 1) 660ae76531SDavid Feng asm volatile("msr sctlr_el1, %0" : : "r" (val) : "cc"); 670ae76531SDavid Feng else if (el == 2) 680ae76531SDavid Feng asm volatile("msr sctlr_el2, %0" : : "r" (val) : "cc"); 690ae76531SDavid Feng else 700ae76531SDavid Feng asm volatile("msr sctlr_el3, %0" : : "r" (val) : "cc"); 710ae76531SDavid Feng 720ae76531SDavid Feng asm volatile("isb"); 730ae76531SDavid Feng } 740ae76531SDavid Feng 75*ba5648cdSSergey Temerkhanov static inline unsigned long read_mpidr(void) 76*ba5648cdSSergey Temerkhanov { 77*ba5648cdSSergey Temerkhanov unsigned long val; 78*ba5648cdSSergey Temerkhanov 79*ba5648cdSSergey Temerkhanov asm volatile("mrs %0, mpidr_el1" : "=r" (val)); 80*ba5648cdSSergey Temerkhanov 81*ba5648cdSSergey Temerkhanov return val; 82*ba5648cdSSergey Temerkhanov } 83*ba5648cdSSergey Temerkhanov 84*ba5648cdSSergey Temerkhanov #define BSP_COREID 0 85*ba5648cdSSergey Temerkhanov 860ae76531SDavid Feng void __asm_flush_dcache_all(void); 871e6ad55cSYork Sun void __asm_invalidate_dcache_all(void); 880ae76531SDavid Feng void __asm_flush_dcache_range(u64 start, u64 end); 890ae76531SDavid Feng void __asm_invalidate_tlb_all(void); 900ae76531SDavid Feng void __asm_invalidate_icache_all(void); 91dcd468b8SYork Sun int __asm_flush_l3_cache(void); 920ae76531SDavid Feng 930ae76531SDavid Feng void armv8_switch_to_el2(void); 940ae76531SDavid Feng void armv8_switch_to_el1(void); 950ae76531SDavid Feng void gic_init(void); 960ae76531SDavid Feng void gic_send_sgi(unsigned long sgino); 970ae76531SDavid Feng void wait_for_wakeup(void); 9873169874SIan Campbell void protect_secure_region(void); 990ae76531SDavid Feng void smp_kick_all_cpus(void); 1000ae76531SDavid Feng 1012f78eae5SYork Sun void flush_l3_cache(void); 1022f78eae5SYork Sun 1030ae76531SDavid Feng #endif /* __ASSEMBLY__ */ 1040ae76531SDavid Feng 1050ae76531SDavid Feng #else /* CONFIG_ARM64 */ 1060ae76531SDavid Feng 107819833afSPeter Tyser #ifdef __KERNEL__ 108819833afSPeter Tyser 109819833afSPeter Tyser #define CPU_ARCH_UNKNOWN 0 110819833afSPeter Tyser #define CPU_ARCH_ARMv3 1 111819833afSPeter Tyser #define CPU_ARCH_ARMv4 2 112819833afSPeter Tyser #define CPU_ARCH_ARMv4T 3 113819833afSPeter Tyser #define CPU_ARCH_ARMv5 4 114819833afSPeter Tyser #define CPU_ARCH_ARMv5T 5 115819833afSPeter Tyser #define CPU_ARCH_ARMv5TE 6 116819833afSPeter Tyser #define CPU_ARCH_ARMv5TEJ 7 117819833afSPeter Tyser #define CPU_ARCH_ARMv6 8 118819833afSPeter Tyser #define CPU_ARCH_ARMv7 9 119819833afSPeter Tyser 120819833afSPeter Tyser /* 121819833afSPeter Tyser * CR1 bits (CP#15 CR1) 122819833afSPeter Tyser */ 123819833afSPeter Tyser #define CR_M (1 << 0) /* MMU enable */ 124819833afSPeter Tyser #define CR_A (1 << 1) /* Alignment abort enable */ 125819833afSPeter Tyser #define CR_C (1 << 2) /* Dcache enable */ 126819833afSPeter Tyser #define CR_W (1 << 3) /* Write buffer enable */ 127819833afSPeter Tyser #define CR_P (1 << 4) /* 32-bit exception handler */ 128819833afSPeter Tyser #define CR_D (1 << 5) /* 32-bit data address range */ 129819833afSPeter Tyser #define CR_L (1 << 6) /* Implementation defined */ 130819833afSPeter Tyser #define CR_B (1 << 7) /* Big endian */ 131819833afSPeter Tyser #define CR_S (1 << 8) /* System MMU protection */ 132819833afSPeter Tyser #define CR_R (1 << 9) /* ROM MMU protection */ 133819833afSPeter Tyser #define CR_F (1 << 10) /* Implementation defined */ 134819833afSPeter Tyser #define CR_Z (1 << 11) /* Implementation defined */ 135819833afSPeter Tyser #define CR_I (1 << 12) /* Icache enable */ 136819833afSPeter Tyser #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */ 137819833afSPeter Tyser #define CR_RR (1 << 14) /* Round Robin cache replacement */ 138819833afSPeter Tyser #define CR_L4 (1 << 15) /* LDR pc can set T bit */ 139819833afSPeter Tyser #define CR_DT (1 << 16) 140819833afSPeter Tyser #define CR_IT (1 << 18) 141819833afSPeter Tyser #define CR_ST (1 << 19) 142819833afSPeter Tyser #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */ 143819833afSPeter Tyser #define CR_U (1 << 22) /* Unaligned access operation */ 144819833afSPeter Tyser #define CR_XP (1 << 23) /* Extended page tables */ 145819833afSPeter Tyser #define CR_VE (1 << 24) /* Vectored interrupts */ 146819833afSPeter Tyser #define CR_EE (1 << 25) /* Exception (Big) Endian */ 147819833afSPeter Tyser #define CR_TRE (1 << 28) /* TEX remap enable */ 148819833afSPeter Tyser #define CR_AFE (1 << 29) /* Access flag enable */ 149819833afSPeter Tyser #define CR_TE (1 << 30) /* Thumb exception enable */ 150819833afSPeter Tyser 1510ae76531SDavid Feng #define PGTABLE_SIZE (4096 * 4) 1520ae76531SDavid Feng 153819833afSPeter Tyser /* 154819833afSPeter Tyser * This is used to ensure the compiler did actually allocate the register we 155819833afSPeter Tyser * asked it for some inline assembly sequences. Apparently we can't trust 156819833afSPeter Tyser * the compiler from one version to another so a bit of paranoia won't hurt. 157819833afSPeter Tyser * This string is meant to be concatenated with the inline asm string and 158819833afSPeter Tyser * will cause compilation to stop on mismatch. 159819833afSPeter Tyser * (for details, see gcc PR 15089) 160819833afSPeter Tyser */ 161819833afSPeter Tyser #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t" 162819833afSPeter Tyser 163819833afSPeter Tyser #ifndef __ASSEMBLY__ 164819833afSPeter Tyser 165e11c6c27SSimon Glass /** 166e11c6c27SSimon Glass * save_boot_params() - Save boot parameters before starting reset sequence 167e11c6c27SSimon Glass * 168e11c6c27SSimon Glass * If you provide this function it will be called immediately U-Boot starts, 169e11c6c27SSimon Glass * both for SPL and U-Boot proper. 170e11c6c27SSimon Glass * 171e11c6c27SSimon Glass * All registers are unchanged from U-Boot entry. No registers need be 172e11c6c27SSimon Glass * preserved. 173e11c6c27SSimon Glass * 174e11c6c27SSimon Glass * This is not a normal C function. There is no stack. Return by branching to 175e11c6c27SSimon Glass * save_boot_params_ret. 176e11c6c27SSimon Glass * 177e11c6c27SSimon Glass * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3); 178e11c6c27SSimon Glass */ 179e11c6c27SSimon Glass 18055199121SSimon Glass /** 18155199121SSimon Glass * save_boot_params_ret() - Return from save_boot_params() 18255199121SSimon Glass * 18355199121SSimon Glass * If you provide save_boot_params(), then you should jump back to this 18455199121SSimon Glass * function when done. Try to preserve all registers. 18555199121SSimon Glass * 18655199121SSimon Glass * If your implementation of save_boot_params() is in C then it is acceptable 18755199121SSimon Glass * to simply call save_boot_params_ret() at the end of your function. Since 18855199121SSimon Glass * there is no link register set up, you cannot just exit the function. U-Boot 18955199121SSimon Glass * will return to the (initialised) value of lr, and likely crash/hang. 19055199121SSimon Glass * 19155199121SSimon Glass * If your implementation of save_boot_params() is in assembler then you 19255199121SSimon Glass * should use 'b' or 'bx' to return to save_boot_params_ret. 19355199121SSimon Glass */ 19455199121SSimon Glass void save_boot_params_ret(void); 19555199121SSimon Glass 196819833afSPeter Tyser #define isb() __asm__ __volatile__ ("" : : : "memory") 197819833afSPeter Tyser 198819833afSPeter Tyser #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t"); 199819833afSPeter Tyser 2002ff467c0SRob Herring #ifdef __ARM_ARCH_7A__ 2012ff467c0SRob Herring #define wfi() __asm__ __volatile__ ("wfi" : : : "memory") 2022ff467c0SRob Herring #else 2032ff467c0SRob Herring #define wfi() 2042ff467c0SRob Herring #endif 2052ff467c0SRob Herring 206819833afSPeter Tyser static inline unsigned int get_cr(void) 207819833afSPeter Tyser { 208819833afSPeter Tyser unsigned int val; 20953fd4b8cSAlison Wang asm volatile("mrc p15, 0, %0, c1, c0, 0 @ get CR" : "=r" (val) : : "cc"); 210819833afSPeter Tyser return val; 211819833afSPeter Tyser } 212819833afSPeter Tyser 213819833afSPeter Tyser static inline void set_cr(unsigned int val) 214819833afSPeter Tyser { 215819833afSPeter Tyser asm volatile("mcr p15, 0, %0, c1, c0, 0 @ set CR" 216819833afSPeter Tyser : : "r" (val) : "cc"); 217819833afSPeter Tyser isb(); 218819833afSPeter Tyser } 219819833afSPeter Tyser 220de63ac27SR Sricharan static inline unsigned int get_dacr(void) 221de63ac27SR Sricharan { 222de63ac27SR Sricharan unsigned int val; 223de63ac27SR Sricharan asm("mrc p15, 0, %0, c3, c0, 0 @ get DACR" : "=r" (val) : : "cc"); 224de63ac27SR Sricharan return val; 225de63ac27SR Sricharan } 226de63ac27SR Sricharan 227de63ac27SR Sricharan static inline void set_dacr(unsigned int val) 228de63ac27SR Sricharan { 229de63ac27SR Sricharan asm volatile("mcr p15, 0, %0, c3, c0, 0 @ set DACR" 230de63ac27SR Sricharan : : "r" (val) : "cc"); 231de63ac27SR Sricharan isb(); 232de63ac27SR Sricharan } 233de63ac27SR Sricharan 23497840b5dSBryan Brinsko #ifdef CONFIG_ARMV7 23597840b5dSBryan Brinsko /* Short-Descriptor Translation Table Level 1 Bits */ 23697840b5dSBryan Brinsko #define TTB_SECT_NS_MASK (1 << 19) 23797840b5dSBryan Brinsko #define TTB_SECT_NG_MASK (1 << 17) 23897840b5dSBryan Brinsko #define TTB_SECT_S_MASK (1 << 16) 23997840b5dSBryan Brinsko /* Note: TTB AP bits are set elsewhere */ 24097840b5dSBryan Brinsko #define TTB_SECT_TEX(x) ((x & 0x7) << 12) 24197840b5dSBryan Brinsko #define TTB_SECT_DOMAIN(x) ((x & 0xf) << 5) 24297840b5dSBryan Brinsko #define TTB_SECT_XN_MASK (1 << 4) 24397840b5dSBryan Brinsko #define TTB_SECT_C_MASK (1 << 3) 24497840b5dSBryan Brinsko #define TTB_SECT_B_MASK (1 << 2) 24597840b5dSBryan Brinsko #define TTB_SECT (2 << 0) 24697840b5dSBryan Brinsko 24797840b5dSBryan Brinsko /* options available for data cache on each page */ 24897840b5dSBryan Brinsko enum dcache_option { 24997840b5dSBryan Brinsko DCACHE_OFF = TTB_SECT_S_MASK | TTB_SECT_DOMAIN(0) | 25097840b5dSBryan Brinsko TTB_SECT_XN_MASK | TTB_SECT, 25197840b5dSBryan Brinsko DCACHE_WRITETHROUGH = DCACHE_OFF | TTB_SECT_C_MASK, 25297840b5dSBryan Brinsko DCACHE_WRITEBACK = DCACHE_WRITETHROUGH | TTB_SECT_B_MASK, 25397840b5dSBryan Brinsko DCACHE_WRITEALLOC = DCACHE_WRITEBACK | TTB_SECT_TEX(1), 25497840b5dSBryan Brinsko }; 25597840b5dSBryan Brinsko #else 2560dde7f53SSimon Glass /* options available for data cache on each page */ 2570dde7f53SSimon Glass enum dcache_option { 2580dde7f53SSimon Glass DCACHE_OFF = 0x12, 2590dde7f53SSimon Glass DCACHE_WRITETHROUGH = 0x1a, 2600dde7f53SSimon Glass DCACHE_WRITEBACK = 0x1e, 261ff7e9700SMarek Vasut DCACHE_WRITEALLOC = 0x16, 2620dde7f53SSimon Glass }; 26397840b5dSBryan Brinsko #endif 2640dde7f53SSimon Glass 2650dde7f53SSimon Glass /* Size of an MMU section */ 2660dde7f53SSimon Glass enum { 2670dde7f53SSimon Glass MMU_SECTION_SHIFT = 20, 2680dde7f53SSimon Glass MMU_SECTION_SIZE = 1 << MMU_SECTION_SHIFT, 2690dde7f53SSimon Glass }; 2700dde7f53SSimon Glass 27197840b5dSBryan Brinsko #ifdef CONFIG_ARMV7 27297840b5dSBryan Brinsko /* TTBR0 bits */ 27397840b5dSBryan Brinsko #define TTBR0_BASE_ADDR_MASK 0xFFFFC000 27497840b5dSBryan Brinsko #define TTBR0_RGN_NC (0 << 3) 27597840b5dSBryan Brinsko #define TTBR0_RGN_WBWA (1 << 3) 27697840b5dSBryan Brinsko #define TTBR0_RGN_WT (2 << 3) 27797840b5dSBryan Brinsko #define TTBR0_RGN_WB (3 << 3) 27897840b5dSBryan Brinsko /* TTBR0[6] is IRGN[0] and TTBR[0] is IRGN[1] */ 27997840b5dSBryan Brinsko #define TTBR0_IRGN_NC (0 << 0 | 0 << 6) 28097840b5dSBryan Brinsko #define TTBR0_IRGN_WBWA (0 << 0 | 1 << 6) 28197840b5dSBryan Brinsko #define TTBR0_IRGN_WT (1 << 0 | 0 << 6) 28297840b5dSBryan Brinsko #define TTBR0_IRGN_WB (1 << 0 | 1 << 6) 28397840b5dSBryan Brinsko #endif 28497840b5dSBryan Brinsko 2850dde7f53SSimon Glass /** 2860dde7f53SSimon Glass * Register an update to the page tables, and flush the TLB 2870dde7f53SSimon Glass * 2880dde7f53SSimon Glass * \param start start address of update in page table 2890dde7f53SSimon Glass * \param stop stop address of update in page table 2900dde7f53SSimon Glass */ 2910dde7f53SSimon Glass void mmu_page_table_flush(unsigned long start, unsigned long stop); 2920dde7f53SSimon Glass 293819833afSPeter Tyser #endif /* __ASSEMBLY__ */ 294819833afSPeter Tyser 295819833afSPeter Tyser #define arch_align_stack(x) (x) 296819833afSPeter Tyser 297819833afSPeter Tyser #endif /* __KERNEL__ */ 298819833afSPeter Tyser 2990ae76531SDavid Feng #endif /* CONFIG_ARM64 */ 3000ae76531SDavid Feng 301dad17fd5SSiva Durga Prasad Paladugu #ifndef __ASSEMBLY__ 302dad17fd5SSiva Durga Prasad Paladugu /** 303dad17fd5SSiva Durga Prasad Paladugu * Change the cache settings for a region. 304dad17fd5SSiva Durga Prasad Paladugu * 305dad17fd5SSiva Durga Prasad Paladugu * \param start start address of memory region to change 306dad17fd5SSiva Durga Prasad Paladugu * \param size size of memory region to change 307dad17fd5SSiva Durga Prasad Paladugu * \param option dcache option to select 308dad17fd5SSiva Durga Prasad Paladugu */ 309dad17fd5SSiva Durga Prasad Paladugu void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size, 310dad17fd5SSiva Durga Prasad Paladugu enum dcache_option option); 311dad17fd5SSiva Durga Prasad Paladugu 31288f965d7SStephen Warren #ifdef CONFIG_SYS_NONCACHED_MEMORY 31388f965d7SStephen Warren void noncached_init(void); 31488f965d7SStephen Warren phys_addr_t noncached_alloc(size_t size, size_t align); 31588f965d7SStephen Warren #endif /* CONFIG_SYS_NONCACHED_MEMORY */ 31688f965d7SStephen Warren 317dad17fd5SSiva Durga Prasad Paladugu #endif /* __ASSEMBLY__ */ 318dad17fd5SSiva Durga Prasad Paladugu 319819833afSPeter Tyser #endif 320