1819833afSPeter Tyser #ifndef __ASM_ARM_SYSTEM_H 2819833afSPeter Tyser #define __ASM_ARM_SYSTEM_H 3819833afSPeter Tyser 4a5b9fa30SSergey Temerkhanov #include <common.h> 5a5b9fa30SSergey Temerkhanov #include <linux/compiler.h> 6a78cd861STom Rini #include <asm/barriers.h> 7a5b9fa30SSergey Temerkhanov 80ae76531SDavid Feng #ifdef CONFIG_ARM64 90ae76531SDavid Feng 100ae76531SDavid Feng /* 110ae76531SDavid Feng * SCTLR_EL1/SCTLR_EL2/SCTLR_EL3 bits definitions 120ae76531SDavid Feng */ 130ae76531SDavid Feng #define CR_M (1 << 0) /* MMU enable */ 140ae76531SDavid Feng #define CR_A (1 << 1) /* Alignment abort enable */ 150ae76531SDavid Feng #define CR_C (1 << 2) /* Dcache enable */ 160ae76531SDavid Feng #define CR_SA (1 << 3) /* Stack Alignment Check Enable */ 170ae76531SDavid Feng #define CR_I (1 << 12) /* Icache enable */ 180ae76531SDavid Feng #define CR_WXN (1 << 19) /* Write Permision Imply XN */ 190ae76531SDavid Feng #define CR_EE (1 << 25) /* Exception (Big) Endian */ 200ae76531SDavid Feng 21ec6617c3SAlison Wang #define ES_TO_AARCH64 1 22ec6617c3SAlison Wang #define ES_TO_AARCH32 0 23ec6617c3SAlison Wang 24ec6617c3SAlison Wang /* 25ec6617c3SAlison Wang * SCR_EL3 bits definitions 26ec6617c3SAlison Wang */ 27ec6617c3SAlison Wang #define SCR_EL3_RW_AARCH64 (1 << 10) /* Next lower level is AArch64 */ 28ec6617c3SAlison Wang #define SCR_EL3_RW_AARCH32 (0 << 10) /* Lower lowers level are AArch32 */ 29ec6617c3SAlison Wang #define SCR_EL3_HCE_EN (1 << 8) /* Hypervisor Call enable */ 30ec6617c3SAlison Wang #define SCR_EL3_SMD_DIS (1 << 7) /* Secure Monitor Call disable */ 31ec6617c3SAlison Wang #define SCR_EL3_RES1 (3 << 4) /* Reserved, RES1 */ 32ec6617c3SAlison Wang #define SCR_EL3_NS_EN (1 << 0) /* EL0 and EL1 in Non-scure state */ 33ec6617c3SAlison Wang 34ec6617c3SAlison Wang /* 35ec6617c3SAlison Wang * SPSR_EL3/SPSR_EL2 bits definitions 36ec6617c3SAlison Wang */ 37ec6617c3SAlison Wang #define SPSR_EL_END_LE (0 << 9) /* Exception Little-endian */ 38ec6617c3SAlison Wang #define SPSR_EL_DEBUG_MASK (1 << 9) /* Debug exception masked */ 39ec6617c3SAlison Wang #define SPSR_EL_ASYN_MASK (1 << 8) /* Asynchronous data abort masked */ 40ec6617c3SAlison Wang #define SPSR_EL_SERR_MASK (1 << 8) /* System Error exception masked */ 41ec6617c3SAlison Wang #define SPSR_EL_IRQ_MASK (1 << 7) /* IRQ exception masked */ 42ec6617c3SAlison Wang #define SPSR_EL_FIQ_MASK (1 << 6) /* FIQ exception masked */ 43ec6617c3SAlison Wang #define SPSR_EL_T_A32 (0 << 5) /* AArch32 instruction set A32 */ 44ec6617c3SAlison Wang #define SPSR_EL_M_AARCH64 (0 << 4) /* Exception taken from AArch64 */ 45ec6617c3SAlison Wang #define SPSR_EL_M_AARCH32 (1 << 4) /* Exception taken from AArch32 */ 46ec6617c3SAlison Wang #define SPSR_EL_M_SVC (0x3) /* Exception taken from SVC mode */ 47ec6617c3SAlison Wang #define SPSR_EL_M_HYP (0xa) /* Exception taken from HYP mode */ 48ec6617c3SAlison Wang #define SPSR_EL_M_EL1H (5) /* Exception taken from EL1h mode */ 49ec6617c3SAlison Wang #define SPSR_EL_M_EL2H (9) /* Exception taken from EL2h mode */ 50ec6617c3SAlison Wang 51ec6617c3SAlison Wang /* 52ec6617c3SAlison Wang * CPTR_EL2 bits definitions 53ec6617c3SAlison Wang */ 54ec6617c3SAlison Wang #define CPTR_EL2_RES1 (3 << 12 | 0x3ff) /* Reserved, RES1 */ 55ec6617c3SAlison Wang 56ec6617c3SAlison Wang /* 57ec6617c3SAlison Wang * SCTLR_EL2 bits definitions 58ec6617c3SAlison Wang */ 59ec6617c3SAlison Wang #define SCTLR_EL2_RES1 (3 << 28 | 3 << 22 | 1 << 18 | 1 << 16 |\ 60ec6617c3SAlison Wang 1 << 11 | 3 << 4) /* Reserved, RES1 */ 61ec6617c3SAlison Wang #define SCTLR_EL2_EE_LE (0 << 25) /* Exception Little-endian */ 62ec6617c3SAlison Wang #define SCTLR_EL2_WXN_DIS (0 << 19) /* Write permission is not XN */ 63ec6617c3SAlison Wang #define SCTLR_EL2_ICACHE_DIS (0 << 12) /* Instruction cache disabled */ 64ec6617c3SAlison Wang #define SCTLR_EL2_SA_DIS (0 << 3) /* Stack Alignment Check disabled */ 65ec6617c3SAlison Wang #define SCTLR_EL2_DCACHE_DIS (0 << 2) /* Data cache disabled */ 66ec6617c3SAlison Wang #define SCTLR_EL2_ALIGN_DIS (0 << 1) /* Alignment check disabled */ 67ec6617c3SAlison Wang #define SCTLR_EL2_MMU_DIS (0) /* MMU disabled */ 68ec6617c3SAlison Wang 69ec6617c3SAlison Wang /* 70ec6617c3SAlison Wang * CNTHCTL_EL2 bits definitions 71ec6617c3SAlison Wang */ 72ec6617c3SAlison Wang #define CNTHCTL_EL2_EL1PCEN_EN (1 << 1) /* Physical timer regs accessible */ 73ec6617c3SAlison Wang #define CNTHCTL_EL2_EL1PCTEN_EN (1 << 0) /* Physical counter accessible */ 74ec6617c3SAlison Wang 75ec6617c3SAlison Wang /* 76ec6617c3SAlison Wang * HCR_EL2 bits definitions 77ec6617c3SAlison Wang */ 78ec6617c3SAlison Wang #define HCR_EL2_RW_AARCH64 (1 << 31) /* EL1 is AArch64 */ 79ec6617c3SAlison Wang #define HCR_EL2_RW_AARCH32 (0 << 31) /* Lower levels are AArch32 */ 80ec6617c3SAlison Wang #define HCR_EL2_HCD_DIS (1 << 29) /* Hypervisor Call disabled */ 81ec6617c3SAlison Wang 82ec6617c3SAlison Wang /* 83ec6617c3SAlison Wang * CPACR_EL1 bits definitions 84ec6617c3SAlison Wang */ 85ec6617c3SAlison Wang #define CPACR_EL1_FPEN_EN (3 << 20) /* SIMD and FP instruction enabled */ 86ec6617c3SAlison Wang 87ec6617c3SAlison Wang /* 88ec6617c3SAlison Wang * SCTLR_EL1 bits definitions 89ec6617c3SAlison Wang */ 90ec6617c3SAlison Wang #define SCTLR_EL1_RES1 (3 << 28 | 3 << 22 | 1 << 20 |\ 91ec6617c3SAlison Wang 1 << 11) /* Reserved, RES1 */ 92ec6617c3SAlison Wang #define SCTLR_EL1_UCI_DIS (0 << 26) /* Cache instruction disabled */ 93ec6617c3SAlison Wang #define SCTLR_EL1_EE_LE (0 << 25) /* Exception Little-endian */ 94ec6617c3SAlison Wang #define SCTLR_EL1_WXN_DIS (0 << 19) /* Write permission is not XN */ 95ec6617c3SAlison Wang #define SCTLR_EL1_NTWE_DIS (0 << 18) /* WFE instruction disabled */ 96ec6617c3SAlison Wang #define SCTLR_EL1_NTWI_DIS (0 << 16) /* WFI instruction disabled */ 97ec6617c3SAlison Wang #define SCTLR_EL1_UCT_DIS (0 << 15) /* CTR_EL0 access disabled */ 98ec6617c3SAlison Wang #define SCTLR_EL1_DZE_DIS (0 << 14) /* DC ZVA instruction disabled */ 99ec6617c3SAlison Wang #define SCTLR_EL1_ICACHE_DIS (0 << 12) /* Instruction cache disabled */ 100ec6617c3SAlison Wang #define SCTLR_EL1_UMA_DIS (0 << 9) /* User Mask Access disabled */ 101ec6617c3SAlison Wang #define SCTLR_EL1_SED_EN (0 << 8) /* SETEND instruction enabled */ 102ec6617c3SAlison Wang #define SCTLR_EL1_ITD_EN (0 << 7) /* IT instruction enabled */ 103ec6617c3SAlison Wang #define SCTLR_EL1_CP15BEN_DIS (0 << 5) /* CP15 barrier operation disabled */ 104ec6617c3SAlison Wang #define SCTLR_EL1_SA0_DIS (0 << 4) /* Stack Alignment EL0 disabled */ 105ec6617c3SAlison Wang #define SCTLR_EL1_SA_DIS (0 << 3) /* Stack Alignment EL1 disabled */ 106ec6617c3SAlison Wang #define SCTLR_EL1_DCACHE_DIS (0 << 2) /* Data cache disabled */ 107ec6617c3SAlison Wang #define SCTLR_EL1_ALIGN_DIS (0 << 1) /* Alignment check disabled */ 108ec6617c3SAlison Wang #define SCTLR_EL1_MMU_DIS (0) /* MMU disabled */ 109ec6617c3SAlison Wang 1107985cdf7SAlexander Graf #ifndef __ASSEMBLY__ 1117985cdf7SAlexander Graf 1127985cdf7SAlexander Graf u64 get_page_table_size(void); 1137985cdf7SAlexander Graf #define PGTABLE_SIZE get_page_table_size() 1147985cdf7SAlexander Graf 115dad17fd5SSiva Durga Prasad Paladugu /* 2MB granularity */ 116dad17fd5SSiva Durga Prasad Paladugu #define MMU_SECTION_SHIFT 21 11788f965d7SStephen Warren #define MMU_SECTION_SIZE (1 << MMU_SECTION_SHIFT) 1180ae76531SDavid Feng 11953eb45efSAlexander Graf /* These constants need to be synced to the MT_ types in asm/armv8/mmu.h */ 120dad17fd5SSiva Durga Prasad Paladugu enum dcache_option { 12153eb45efSAlexander Graf DCACHE_OFF = 0 << 2, 12253eb45efSAlexander Graf DCACHE_WRITETHROUGH = 3 << 2, 12353eb45efSAlexander Graf DCACHE_WRITEBACK = 4 << 2, 12453eb45efSAlexander Graf DCACHE_WRITEALLOC = 4 << 2, 125dad17fd5SSiva Durga Prasad Paladugu }; 126dad17fd5SSiva Durga Prasad Paladugu 1270ae76531SDavid Feng #define wfi() \ 1280ae76531SDavid Feng ({asm volatile( \ 1290ae76531SDavid Feng "wfi" : : : "memory"); \ 1300ae76531SDavid Feng }) 1310ae76531SDavid Feng 1320ae76531SDavid Feng static inline unsigned int current_el(void) 1330ae76531SDavid Feng { 1340ae76531SDavid Feng unsigned int el; 1350ae76531SDavid Feng asm volatile("mrs %0, CurrentEL" : "=r" (el) : : "cc"); 1360ae76531SDavid Feng return el >> 2; 1370ae76531SDavid Feng } 1380ae76531SDavid Feng 1390ae76531SDavid Feng static inline unsigned int get_sctlr(void) 1400ae76531SDavid Feng { 1410ae76531SDavid Feng unsigned int el, val; 1420ae76531SDavid Feng 1430ae76531SDavid Feng el = current_el(); 1440ae76531SDavid Feng if (el == 1) 1450ae76531SDavid Feng asm volatile("mrs %0, sctlr_el1" : "=r" (val) : : "cc"); 1460ae76531SDavid Feng else if (el == 2) 1470ae76531SDavid Feng asm volatile("mrs %0, sctlr_el2" : "=r" (val) : : "cc"); 1480ae76531SDavid Feng else 1490ae76531SDavid Feng asm volatile("mrs %0, sctlr_el3" : "=r" (val) : : "cc"); 1500ae76531SDavid Feng 1510ae76531SDavid Feng return val; 1520ae76531SDavid Feng } 1530ae76531SDavid Feng 1540ae76531SDavid Feng static inline void set_sctlr(unsigned int val) 1550ae76531SDavid Feng { 1560ae76531SDavid Feng unsigned int el; 1570ae76531SDavid Feng 1580ae76531SDavid Feng el = current_el(); 1590ae76531SDavid Feng if (el == 1) 1600ae76531SDavid Feng asm volatile("msr sctlr_el1, %0" : : "r" (val) : "cc"); 1610ae76531SDavid Feng else if (el == 2) 1620ae76531SDavid Feng asm volatile("msr sctlr_el2, %0" : : "r" (val) : "cc"); 1630ae76531SDavid Feng else 1640ae76531SDavid Feng asm volatile("msr sctlr_el3, %0" : : "r" (val) : "cc"); 1650ae76531SDavid Feng 1660ae76531SDavid Feng asm volatile("isb"); 1670ae76531SDavid Feng } 1680ae76531SDavid Feng 169ba5648cdSSergey Temerkhanov static inline unsigned long read_mpidr(void) 170ba5648cdSSergey Temerkhanov { 171ba5648cdSSergey Temerkhanov unsigned long val; 172ba5648cdSSergey Temerkhanov 173ba5648cdSSergey Temerkhanov asm volatile("mrs %0, mpidr_el1" : "=r" (val)); 174ba5648cdSSergey Temerkhanov 175ba5648cdSSergey Temerkhanov return val; 176ba5648cdSSergey Temerkhanov } 177ba5648cdSSergey Temerkhanov 178ba5648cdSSergey Temerkhanov #define BSP_COREID 0 179ba5648cdSSergey Temerkhanov 1800ae76531SDavid Feng void __asm_flush_dcache_all(void); 1811e6ad55cSYork Sun void __asm_invalidate_dcache_all(void); 1820ae76531SDavid Feng void __asm_flush_dcache_range(u64 start, u64 end); 1830ae76531SDavid Feng void __asm_invalidate_tlb_all(void); 1840ae76531SDavid Feng void __asm_invalidate_icache_all(void); 1851ab557a0SStephen Warren int __asm_invalidate_l3_dcache(void); 1861ab557a0SStephen Warren int __asm_flush_l3_dcache(void); 1871ab557a0SStephen Warren int __asm_invalidate_l3_icache(void); 1885e2ec773SAlexander Graf void __asm_switch_ttbr(u64 new_ttbr); 1890ae76531SDavid Feng 190ec6617c3SAlison Wang /* 191ec6617c3SAlison Wang * Switch from EL3 to EL2 for ARMv8 192ec6617c3SAlison Wang * 193ec6617c3SAlison Wang * @args: For loading 64-bit OS, fdt address. 194ec6617c3SAlison Wang * For loading 32-bit OS, zero. 195ec6617c3SAlison Wang * @mach_nr: For loading 64-bit OS, zero. 196ec6617c3SAlison Wang * For loading 32-bit OS, machine nr 197ec6617c3SAlison Wang * @fdt_addr: For loading 64-bit OS, zero. 198ec6617c3SAlison Wang * For loading 32-bit OS, fdt address. 199ec6617c3SAlison Wang * @entry_point: kernel entry point 200ec6617c3SAlison Wang * @es_flag: execution state flag, ES_TO_AARCH64 or ES_TO_AARCH32 201ec6617c3SAlison Wang */ 202ec6617c3SAlison Wang void armv8_switch_to_el2(u64 args, u64 mach_nr, u64 fdt_addr, 203ec6617c3SAlison Wang u64 entry_point, u64 es_flag); 204ec6617c3SAlison Wang /* 205ec6617c3SAlison Wang * Switch from EL2 to EL1 for ARMv8 206ec6617c3SAlison Wang * 207ec6617c3SAlison Wang * @args: For loading 64-bit OS, fdt address. 208ec6617c3SAlison Wang * For loading 32-bit OS, zero. 209ec6617c3SAlison Wang * @mach_nr: For loading 64-bit OS, zero. 210ec6617c3SAlison Wang * For loading 32-bit OS, machine nr 211ec6617c3SAlison Wang * @fdt_addr: For loading 64-bit OS, zero. 212ec6617c3SAlison Wang * For loading 32-bit OS, fdt address. 213ec6617c3SAlison Wang * @entry_point: kernel entry point 214ec6617c3SAlison Wang * @es_flag: execution state flag, ES_TO_AARCH64 or ES_TO_AARCH32 215ec6617c3SAlison Wang */ 216ec6617c3SAlison Wang void armv8_switch_to_el1(u64 args, u64 mach_nr, u64 fdt_addr, 217ec6617c3SAlison Wang u64 entry_point, u64 es_flag); 2183db86f4bSAlison Wang void armv8_el2_to_aarch32(u64 args, u64 mach_nr, u64 fdt_addr, 2193db86f4bSAlison Wang u64 entry_point); 2200ae76531SDavid Feng void gic_init(void); 2210ae76531SDavid Feng void gic_send_sgi(unsigned long sgino); 2220ae76531SDavid Feng void wait_for_wakeup(void); 22373169874SIan Campbell void protect_secure_region(void); 2240ae76531SDavid Feng void smp_kick_all_cpus(void); 2250ae76531SDavid Feng 2262f78eae5SYork Sun void flush_l3_cache(void); 2272f78eae5SYork Sun 228a5b9fa30SSergey Temerkhanov /* 229a5b9fa30SSergey Temerkhanov *Issue a secure monitor call in accordance with ARM "SMC Calling convention", 230a5b9fa30SSergey Temerkhanov * DEN0028A 231a5b9fa30SSergey Temerkhanov * 232a5b9fa30SSergey Temerkhanov * @args: input and output arguments 233a5b9fa30SSergey Temerkhanov * 234a5b9fa30SSergey Temerkhanov */ 235a5b9fa30SSergey Temerkhanov void smc_call(struct pt_regs *args); 236a5b9fa30SSergey Temerkhanov 23751bfb5b6SAlexander Graf void __noreturn psci_system_reset(void); 2383ee655edSAlexander Graf void __noreturn psci_system_off(void); 2395a07abb3SBeniamino Galvani 240*9a561753Smacro.wave.z@gmail.com #ifdef CONFIG_ARMV8_PSCI 241*9a561753Smacro.wave.z@gmail.com extern char __secure_start[]; 242*9a561753Smacro.wave.z@gmail.com extern char __secure_end[]; 243*9a561753Smacro.wave.z@gmail.com extern char __secure_stack_start[]; 244*9a561753Smacro.wave.z@gmail.com extern char __secure_stack_end[]; 245*9a561753Smacro.wave.z@gmail.com 246*9a561753Smacro.wave.z@gmail.com void armv8_setup_psci(void); 247*9a561753Smacro.wave.z@gmail.com void psci_setup_vectors(void); 248*9a561753Smacro.wave.z@gmail.com void psci_arch_init(void); 249*9a561753Smacro.wave.z@gmail.com #endif 250*9a561753Smacro.wave.z@gmail.com 2510ae76531SDavid Feng #endif /* __ASSEMBLY__ */ 2520ae76531SDavid Feng 2530ae76531SDavid Feng #else /* CONFIG_ARM64 */ 2540ae76531SDavid Feng 255819833afSPeter Tyser #ifdef __KERNEL__ 256819833afSPeter Tyser 257819833afSPeter Tyser #define CPU_ARCH_UNKNOWN 0 258819833afSPeter Tyser #define CPU_ARCH_ARMv3 1 259819833afSPeter Tyser #define CPU_ARCH_ARMv4 2 260819833afSPeter Tyser #define CPU_ARCH_ARMv4T 3 261819833afSPeter Tyser #define CPU_ARCH_ARMv5 4 262819833afSPeter Tyser #define CPU_ARCH_ARMv5T 5 263819833afSPeter Tyser #define CPU_ARCH_ARMv5TE 6 264819833afSPeter Tyser #define CPU_ARCH_ARMv5TEJ 7 265819833afSPeter Tyser #define CPU_ARCH_ARMv6 8 266819833afSPeter Tyser #define CPU_ARCH_ARMv7 9 267819833afSPeter Tyser 268819833afSPeter Tyser /* 269819833afSPeter Tyser * CR1 bits (CP#15 CR1) 270819833afSPeter Tyser */ 271819833afSPeter Tyser #define CR_M (1 << 0) /* MMU enable */ 272819833afSPeter Tyser #define CR_A (1 << 1) /* Alignment abort enable */ 273819833afSPeter Tyser #define CR_C (1 << 2) /* Dcache enable */ 274819833afSPeter Tyser #define CR_W (1 << 3) /* Write buffer enable */ 275819833afSPeter Tyser #define CR_P (1 << 4) /* 32-bit exception handler */ 276819833afSPeter Tyser #define CR_D (1 << 5) /* 32-bit data address range */ 277819833afSPeter Tyser #define CR_L (1 << 6) /* Implementation defined */ 278819833afSPeter Tyser #define CR_B (1 << 7) /* Big endian */ 279819833afSPeter Tyser #define CR_S (1 << 8) /* System MMU protection */ 280819833afSPeter Tyser #define CR_R (1 << 9) /* ROM MMU protection */ 281819833afSPeter Tyser #define CR_F (1 << 10) /* Implementation defined */ 282819833afSPeter Tyser #define CR_Z (1 << 11) /* Implementation defined */ 283819833afSPeter Tyser #define CR_I (1 << 12) /* Icache enable */ 284819833afSPeter Tyser #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */ 285819833afSPeter Tyser #define CR_RR (1 << 14) /* Round Robin cache replacement */ 286819833afSPeter Tyser #define CR_L4 (1 << 15) /* LDR pc can set T bit */ 287819833afSPeter Tyser #define CR_DT (1 << 16) 288819833afSPeter Tyser #define CR_IT (1 << 18) 289819833afSPeter Tyser #define CR_ST (1 << 19) 290819833afSPeter Tyser #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */ 291819833afSPeter Tyser #define CR_U (1 << 22) /* Unaligned access operation */ 292819833afSPeter Tyser #define CR_XP (1 << 23) /* Extended page tables */ 293819833afSPeter Tyser #define CR_VE (1 << 24) /* Vectored interrupts */ 294819833afSPeter Tyser #define CR_EE (1 << 25) /* Exception (Big) Endian */ 295819833afSPeter Tyser #define CR_TRE (1 << 28) /* TEX remap enable */ 296819833afSPeter Tyser #define CR_AFE (1 << 29) /* Access flag enable */ 297819833afSPeter Tyser #define CR_TE (1 << 30) /* Thumb exception enable */ 298819833afSPeter Tyser 299d990f5c8SAlexander Graf #if defined(CONFIG_ARMV7_LPAE) && !defined(PGTABLE_SIZE) 300d990f5c8SAlexander Graf #define PGTABLE_SIZE (4096 * 5) 301d990f5c8SAlexander Graf #elif !defined(PGTABLE_SIZE) 3020ae76531SDavid Feng #define PGTABLE_SIZE (4096 * 4) 30394f7ff36SSergey Temerkhanov #endif 3040ae76531SDavid Feng 305819833afSPeter Tyser /* 306819833afSPeter Tyser * This is used to ensure the compiler did actually allocate the register we 307819833afSPeter Tyser * asked it for some inline assembly sequences. Apparently we can't trust 308819833afSPeter Tyser * the compiler from one version to another so a bit of paranoia won't hurt. 309819833afSPeter Tyser * This string is meant to be concatenated with the inline asm string and 310819833afSPeter Tyser * will cause compilation to stop on mismatch. 311819833afSPeter Tyser * (for details, see gcc PR 15089) 312819833afSPeter Tyser */ 313819833afSPeter Tyser #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t" 314819833afSPeter Tyser 315819833afSPeter Tyser #ifndef __ASSEMBLY__ 316819833afSPeter Tyser 317e11c6c27SSimon Glass /** 318e11c6c27SSimon Glass * save_boot_params() - Save boot parameters before starting reset sequence 319e11c6c27SSimon Glass * 320e11c6c27SSimon Glass * If you provide this function it will be called immediately U-Boot starts, 321e11c6c27SSimon Glass * both for SPL and U-Boot proper. 322e11c6c27SSimon Glass * 323e11c6c27SSimon Glass * All registers are unchanged from U-Boot entry. No registers need be 324e11c6c27SSimon Glass * preserved. 325e11c6c27SSimon Glass * 326e11c6c27SSimon Glass * This is not a normal C function. There is no stack. Return by branching to 327e11c6c27SSimon Glass * save_boot_params_ret. 328e11c6c27SSimon Glass * 329e11c6c27SSimon Glass * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3); 330e11c6c27SSimon Glass */ 331e11c6c27SSimon Glass 33255199121SSimon Glass /** 33355199121SSimon Glass * save_boot_params_ret() - Return from save_boot_params() 33455199121SSimon Glass * 33555199121SSimon Glass * If you provide save_boot_params(), then you should jump back to this 33655199121SSimon Glass * function when done. Try to preserve all registers. 33755199121SSimon Glass * 33855199121SSimon Glass * If your implementation of save_boot_params() is in C then it is acceptable 33955199121SSimon Glass * to simply call save_boot_params_ret() at the end of your function. Since 34055199121SSimon Glass * there is no link register set up, you cannot just exit the function. U-Boot 34155199121SSimon Glass * will return to the (initialised) value of lr, and likely crash/hang. 34255199121SSimon Glass * 34355199121SSimon Glass * If your implementation of save_boot_params() is in assembler then you 34455199121SSimon Glass * should use 'b' or 'bx' to return to save_boot_params_ret. 34555199121SSimon Glass */ 34655199121SSimon Glass void save_boot_params_ret(void); 34755199121SSimon Glass 348d31d4a2dSKeerthy #ifdef CONFIG_ARMV7_LPAE 349d31d4a2dSKeerthy void switch_to_hypervisor_ret(void); 350d31d4a2dSKeerthy #endif 351d31d4a2dSKeerthy 352819833afSPeter Tyser #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t"); 353819833afSPeter Tyser 3542ff467c0SRob Herring #ifdef __ARM_ARCH_7A__ 3552ff467c0SRob Herring #define wfi() __asm__ __volatile__ ("wfi" : : : "memory") 3562ff467c0SRob Herring #else 3572ff467c0SRob Herring #define wfi() 3582ff467c0SRob Herring #endif 3592ff467c0SRob Herring 360d990f5c8SAlexander Graf static inline unsigned long get_cpsr(void) 361d990f5c8SAlexander Graf { 362d990f5c8SAlexander Graf unsigned long cpsr; 363d990f5c8SAlexander Graf 364d990f5c8SAlexander Graf asm volatile("mrs %0, cpsr" : "=r"(cpsr): ); 365d990f5c8SAlexander Graf return cpsr; 366d990f5c8SAlexander Graf } 367d990f5c8SAlexander Graf 368d990f5c8SAlexander Graf static inline int is_hyp(void) 369d990f5c8SAlexander Graf { 370d990f5c8SAlexander Graf #ifdef CONFIG_ARMV7_LPAE 371d990f5c8SAlexander Graf /* HYP mode requires LPAE ... */ 372d990f5c8SAlexander Graf return ((get_cpsr() & 0x1f) == 0x1a); 373d990f5c8SAlexander Graf #else 374d990f5c8SAlexander Graf /* ... so without LPAE support we can optimize all hyp code away */ 375d990f5c8SAlexander Graf return 0; 376d990f5c8SAlexander Graf #endif 377d990f5c8SAlexander Graf } 378d990f5c8SAlexander Graf 379819833afSPeter Tyser static inline unsigned int get_cr(void) 380819833afSPeter Tyser { 381819833afSPeter Tyser unsigned int val; 382d990f5c8SAlexander Graf 383d990f5c8SAlexander Graf if (is_hyp()) 384d990f5c8SAlexander Graf asm volatile("mrc p15, 4, %0, c1, c0, 0 @ get CR" : "=r" (val) 385d990f5c8SAlexander Graf : 386d990f5c8SAlexander Graf : "cc"); 387d990f5c8SAlexander Graf else 388d990f5c8SAlexander Graf asm volatile("mrc p15, 0, %0, c1, c0, 0 @ get CR" : "=r" (val) 389d990f5c8SAlexander Graf : 390d990f5c8SAlexander Graf : "cc"); 391819833afSPeter Tyser return val; 392819833afSPeter Tyser } 393819833afSPeter Tyser 394819833afSPeter Tyser static inline void set_cr(unsigned int val) 395819833afSPeter Tyser { 396d990f5c8SAlexander Graf if (is_hyp()) 397d990f5c8SAlexander Graf asm volatile("mcr p15, 4, %0, c1, c0, 0 @ set CR" : 398d990f5c8SAlexander Graf : "r" (val) 399d990f5c8SAlexander Graf : "cc"); 400d990f5c8SAlexander Graf else 401d990f5c8SAlexander Graf asm volatile("mcr p15, 0, %0, c1, c0, 0 @ set CR" : 402d990f5c8SAlexander Graf : "r" (val) 403d990f5c8SAlexander Graf : "cc"); 404819833afSPeter Tyser isb(); 405819833afSPeter Tyser } 406819833afSPeter Tyser 407de63ac27SR Sricharan static inline unsigned int get_dacr(void) 408de63ac27SR Sricharan { 409de63ac27SR Sricharan unsigned int val; 410de63ac27SR Sricharan asm("mrc p15, 0, %0, c3, c0, 0 @ get DACR" : "=r" (val) : : "cc"); 411de63ac27SR Sricharan return val; 412de63ac27SR Sricharan } 413de63ac27SR Sricharan 414de63ac27SR Sricharan static inline void set_dacr(unsigned int val) 415de63ac27SR Sricharan { 416de63ac27SR Sricharan asm volatile("mcr p15, 0, %0, c3, c0, 0 @ set DACR" 417de63ac27SR Sricharan : : "r" (val) : "cc"); 418de63ac27SR Sricharan isb(); 419de63ac27SR Sricharan } 420de63ac27SR Sricharan 421d990f5c8SAlexander Graf #ifdef CONFIG_ARMV7_LPAE 422d990f5c8SAlexander Graf /* Long-Descriptor Translation Table Level 1/2 Bits */ 423d990f5c8SAlexander Graf #define TTB_SECT_XN_MASK (1ULL << 54) 424d990f5c8SAlexander Graf #define TTB_SECT_NG_MASK (1 << 11) 425d990f5c8SAlexander Graf #define TTB_SECT_AF (1 << 10) 426d990f5c8SAlexander Graf #define TTB_SECT_SH_MASK (3 << 8) 427d990f5c8SAlexander Graf #define TTB_SECT_NS_MASK (1 << 5) 428d990f5c8SAlexander Graf #define TTB_SECT_AP (1 << 6) 429d990f5c8SAlexander Graf /* Note: TTB AP bits are set elsewhere */ 430d990f5c8SAlexander Graf #define TTB_SECT_MAIR(x) ((x & 0x7) << 2) /* Index into MAIR */ 431d990f5c8SAlexander Graf #define TTB_SECT (1 << 0) 432d990f5c8SAlexander Graf #define TTB_PAGETABLE (3 << 0) 433d990f5c8SAlexander Graf 434d990f5c8SAlexander Graf /* TTBCR flags */ 435d990f5c8SAlexander Graf #define TTBCR_EAE (1 << 31) 436d990f5c8SAlexander Graf #define TTBCR_T0SZ(x) ((x) << 0) 437d990f5c8SAlexander Graf #define TTBCR_T1SZ(x) ((x) << 16) 438d990f5c8SAlexander Graf #define TTBCR_USING_TTBR0 (TTBCR_T0SZ(0) | TTBCR_T1SZ(0)) 439d990f5c8SAlexander Graf #define TTBCR_IRGN0_NC (0 << 8) 440d990f5c8SAlexander Graf #define TTBCR_IRGN0_WBWA (1 << 8) 441d990f5c8SAlexander Graf #define TTBCR_IRGN0_WT (2 << 8) 442d990f5c8SAlexander Graf #define TTBCR_IRGN0_WBNWA (3 << 8) 443d990f5c8SAlexander Graf #define TTBCR_IRGN0_MASK (3 << 8) 444d990f5c8SAlexander Graf #define TTBCR_ORGN0_NC (0 << 10) 445d990f5c8SAlexander Graf #define TTBCR_ORGN0_WBWA (1 << 10) 446d990f5c8SAlexander Graf #define TTBCR_ORGN0_WT (2 << 10) 447d990f5c8SAlexander Graf #define TTBCR_ORGN0_WBNWA (3 << 10) 448d990f5c8SAlexander Graf #define TTBCR_ORGN0_MASK (3 << 10) 449d990f5c8SAlexander Graf #define TTBCR_SHARED_NON (0 << 12) 450d990f5c8SAlexander Graf #define TTBCR_SHARED_OUTER (2 << 12) 451d990f5c8SAlexander Graf #define TTBCR_SHARED_INNER (3 << 12) 452d990f5c8SAlexander Graf #define TTBCR_EPD0 (0 << 7) 453d990f5c8SAlexander Graf 454d990f5c8SAlexander Graf /* 455d990f5c8SAlexander Graf * Memory types 456d990f5c8SAlexander Graf */ 457d990f5c8SAlexander Graf #define MEMORY_ATTRIBUTES ((0x00 << (0 * 8)) | (0x88 << (1 * 8)) | \ 458d990f5c8SAlexander Graf (0xcc << (2 * 8)) | (0xff << (3 * 8))) 459d990f5c8SAlexander Graf 460d990f5c8SAlexander Graf /* options available for data cache on each page */ 461d990f5c8SAlexander Graf enum dcache_option { 46206d43c80SKeerthy DCACHE_OFF = TTB_SECT | TTB_SECT_MAIR(0) | TTB_SECT_XN_MASK, 463d990f5c8SAlexander Graf DCACHE_WRITETHROUGH = TTB_SECT | TTB_SECT_MAIR(1), 464d990f5c8SAlexander Graf DCACHE_WRITEBACK = TTB_SECT | TTB_SECT_MAIR(2), 465d990f5c8SAlexander Graf DCACHE_WRITEALLOC = TTB_SECT | TTB_SECT_MAIR(3), 466d990f5c8SAlexander Graf }; 467d990f5c8SAlexander Graf #elif defined(CONFIG_CPU_V7) 46897840b5dSBryan Brinsko /* Short-Descriptor Translation Table Level 1 Bits */ 46997840b5dSBryan Brinsko #define TTB_SECT_NS_MASK (1 << 19) 47097840b5dSBryan Brinsko #define TTB_SECT_NG_MASK (1 << 17) 47197840b5dSBryan Brinsko #define TTB_SECT_S_MASK (1 << 16) 47297840b5dSBryan Brinsko /* Note: TTB AP bits are set elsewhere */ 473d990f5c8SAlexander Graf #define TTB_SECT_AP (3 << 10) 47497840b5dSBryan Brinsko #define TTB_SECT_TEX(x) ((x & 0x7) << 12) 47597840b5dSBryan Brinsko #define TTB_SECT_DOMAIN(x) ((x & 0xf) << 5) 47697840b5dSBryan Brinsko #define TTB_SECT_XN_MASK (1 << 4) 47797840b5dSBryan Brinsko #define TTB_SECT_C_MASK (1 << 3) 47897840b5dSBryan Brinsko #define TTB_SECT_B_MASK (1 << 2) 47997840b5dSBryan Brinsko #define TTB_SECT (2 << 0) 48097840b5dSBryan Brinsko 48197840b5dSBryan Brinsko /* options available for data cache on each page */ 48297840b5dSBryan Brinsko enum dcache_option { 4838890c2fbSMarek Vasut DCACHE_OFF = TTB_SECT_DOMAIN(0) | TTB_SECT_XN_MASK | TTB_SECT, 48497840b5dSBryan Brinsko DCACHE_WRITETHROUGH = DCACHE_OFF | TTB_SECT_C_MASK, 48597840b5dSBryan Brinsko DCACHE_WRITEBACK = DCACHE_WRITETHROUGH | TTB_SECT_B_MASK, 48697840b5dSBryan Brinsko DCACHE_WRITEALLOC = DCACHE_WRITEBACK | TTB_SECT_TEX(1), 48797840b5dSBryan Brinsko }; 48897840b5dSBryan Brinsko #else 489d990f5c8SAlexander Graf #define TTB_SECT_AP (3 << 10) 4900dde7f53SSimon Glass /* options available for data cache on each page */ 4910dde7f53SSimon Glass enum dcache_option { 4920dde7f53SSimon Glass DCACHE_OFF = 0x12, 4930dde7f53SSimon Glass DCACHE_WRITETHROUGH = 0x1a, 4940dde7f53SSimon Glass DCACHE_WRITEBACK = 0x1e, 495ff7e9700SMarek Vasut DCACHE_WRITEALLOC = 0x16, 4960dde7f53SSimon Glass }; 49797840b5dSBryan Brinsko #endif 4980dde7f53SSimon Glass 4990dde7f53SSimon Glass /* Size of an MMU section */ 5000dde7f53SSimon Glass enum { 501d990f5c8SAlexander Graf #ifdef CONFIG_ARMV7_LPAE 502d990f5c8SAlexander Graf MMU_SECTION_SHIFT = 21, /* 2MB */ 503d990f5c8SAlexander Graf #else 504d990f5c8SAlexander Graf MMU_SECTION_SHIFT = 20, /* 1MB */ 505d990f5c8SAlexander Graf #endif 5060dde7f53SSimon Glass MMU_SECTION_SIZE = 1 << MMU_SECTION_SHIFT, 5070dde7f53SSimon Glass }; 5080dde7f53SSimon Glass 509a592e6fbSMarek Vasut #ifdef CONFIG_CPU_V7 51097840b5dSBryan Brinsko /* TTBR0 bits */ 51197840b5dSBryan Brinsko #define TTBR0_BASE_ADDR_MASK 0xFFFFC000 51297840b5dSBryan Brinsko #define TTBR0_RGN_NC (0 << 3) 51397840b5dSBryan Brinsko #define TTBR0_RGN_WBWA (1 << 3) 51497840b5dSBryan Brinsko #define TTBR0_RGN_WT (2 << 3) 51597840b5dSBryan Brinsko #define TTBR0_RGN_WB (3 << 3) 51697840b5dSBryan Brinsko /* TTBR0[6] is IRGN[0] and TTBR[0] is IRGN[1] */ 51797840b5dSBryan Brinsko #define TTBR0_IRGN_NC (0 << 0 | 0 << 6) 51897840b5dSBryan Brinsko #define TTBR0_IRGN_WBWA (0 << 0 | 1 << 6) 51997840b5dSBryan Brinsko #define TTBR0_IRGN_WT (1 << 0 | 0 << 6) 52097840b5dSBryan Brinsko #define TTBR0_IRGN_WB (1 << 0 | 1 << 6) 52197840b5dSBryan Brinsko #endif 52297840b5dSBryan Brinsko 5230dde7f53SSimon Glass /** 5240dde7f53SSimon Glass * Register an update to the page tables, and flush the TLB 5250dde7f53SSimon Glass * 5260dde7f53SSimon Glass * \param start start address of update in page table 5270dde7f53SSimon Glass * \param stop stop address of update in page table 5280dde7f53SSimon Glass */ 5290dde7f53SSimon Glass void mmu_page_table_flush(unsigned long start, unsigned long stop); 5300dde7f53SSimon Glass 531819833afSPeter Tyser #endif /* __ASSEMBLY__ */ 532819833afSPeter Tyser 533819833afSPeter Tyser #define arch_align_stack(x) (x) 534819833afSPeter Tyser 535819833afSPeter Tyser #endif /* __KERNEL__ */ 536819833afSPeter Tyser 5370ae76531SDavid Feng #endif /* CONFIG_ARM64 */ 5380ae76531SDavid Feng 539dad17fd5SSiva Durga Prasad Paladugu #ifndef __ASSEMBLY__ 540dad17fd5SSiva Durga Prasad Paladugu /** 541dad17fd5SSiva Durga Prasad Paladugu * Change the cache settings for a region. 542dad17fd5SSiva Durga Prasad Paladugu * 543dad17fd5SSiva Durga Prasad Paladugu * \param start start address of memory region to change 544dad17fd5SSiva Durga Prasad Paladugu * \param size size of memory region to change 545dad17fd5SSiva Durga Prasad Paladugu * \param option dcache option to select 546dad17fd5SSiva Durga Prasad Paladugu */ 547dad17fd5SSiva Durga Prasad Paladugu void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size, 548dad17fd5SSiva Durga Prasad Paladugu enum dcache_option option); 549dad17fd5SSiva Durga Prasad Paladugu 55088f965d7SStephen Warren #ifdef CONFIG_SYS_NONCACHED_MEMORY 55188f965d7SStephen Warren void noncached_init(void); 55288f965d7SStephen Warren phys_addr_t noncached_alloc(size_t size, size_t align); 55388f965d7SStephen Warren #endif /* CONFIG_SYS_NONCACHED_MEMORY */ 55488f965d7SStephen Warren 555dad17fd5SSiva Durga Prasad Paladugu #endif /* __ASSEMBLY__ */ 556dad17fd5SSiva Durga Prasad Paladugu 557819833afSPeter Tyser #endif 558