1819833afSPeter Tyser #ifndef __ASM_ARM_SYSTEM_H 2819833afSPeter Tyser #define __ASM_ARM_SYSTEM_H 3819833afSPeter Tyser 40ae76531SDavid Feng #ifdef CONFIG_ARM64 50ae76531SDavid Feng 60ae76531SDavid Feng /* 70ae76531SDavid Feng * SCTLR_EL1/SCTLR_EL2/SCTLR_EL3 bits definitions 80ae76531SDavid Feng */ 90ae76531SDavid Feng #define CR_M (1 << 0) /* MMU enable */ 100ae76531SDavid Feng #define CR_A (1 << 1) /* Alignment abort enable */ 110ae76531SDavid Feng #define CR_C (1 << 2) /* Dcache enable */ 120ae76531SDavid Feng #define CR_SA (1 << 3) /* Stack Alignment Check Enable */ 130ae76531SDavid Feng #define CR_I (1 << 12) /* Icache enable */ 140ae76531SDavid Feng #define CR_WXN (1 << 19) /* Write Permision Imply XN */ 150ae76531SDavid Feng #define CR_EE (1 << 25) /* Exception (Big) Endian */ 160ae76531SDavid Feng 170ae76531SDavid Feng #define PGTABLE_SIZE (0x10000) 180ae76531SDavid Feng 190ae76531SDavid Feng #ifndef __ASSEMBLY__ 200ae76531SDavid Feng 210ae76531SDavid Feng #define isb() \ 220ae76531SDavid Feng ({asm volatile( \ 230ae76531SDavid Feng "isb" : : : "memory"); \ 240ae76531SDavid Feng }) 250ae76531SDavid Feng 260ae76531SDavid Feng #define wfi() \ 270ae76531SDavid Feng ({asm volatile( \ 280ae76531SDavid Feng "wfi" : : : "memory"); \ 290ae76531SDavid Feng }) 300ae76531SDavid Feng 310ae76531SDavid Feng static inline unsigned int current_el(void) 320ae76531SDavid Feng { 330ae76531SDavid Feng unsigned int el; 340ae76531SDavid Feng asm volatile("mrs %0, CurrentEL" : "=r" (el) : : "cc"); 350ae76531SDavid Feng return el >> 2; 360ae76531SDavid Feng } 370ae76531SDavid Feng 380ae76531SDavid Feng static inline unsigned int get_sctlr(void) 390ae76531SDavid Feng { 400ae76531SDavid Feng unsigned int el, val; 410ae76531SDavid Feng 420ae76531SDavid Feng el = current_el(); 430ae76531SDavid Feng if (el == 1) 440ae76531SDavid Feng asm volatile("mrs %0, sctlr_el1" : "=r" (val) : : "cc"); 450ae76531SDavid Feng else if (el == 2) 460ae76531SDavid Feng asm volatile("mrs %0, sctlr_el2" : "=r" (val) : : "cc"); 470ae76531SDavid Feng else 480ae76531SDavid Feng asm volatile("mrs %0, sctlr_el3" : "=r" (val) : : "cc"); 490ae76531SDavid Feng 500ae76531SDavid Feng return val; 510ae76531SDavid Feng } 520ae76531SDavid Feng 530ae76531SDavid Feng static inline void set_sctlr(unsigned int val) 540ae76531SDavid Feng { 550ae76531SDavid Feng unsigned int el; 560ae76531SDavid Feng 570ae76531SDavid Feng el = current_el(); 580ae76531SDavid Feng if (el == 1) 590ae76531SDavid Feng asm volatile("msr sctlr_el1, %0" : : "r" (val) : "cc"); 600ae76531SDavid Feng else if (el == 2) 610ae76531SDavid Feng asm volatile("msr sctlr_el2, %0" : : "r" (val) : "cc"); 620ae76531SDavid Feng else 630ae76531SDavid Feng asm volatile("msr sctlr_el3, %0" : : "r" (val) : "cc"); 640ae76531SDavid Feng 650ae76531SDavid Feng asm volatile("isb"); 660ae76531SDavid Feng } 670ae76531SDavid Feng 680ae76531SDavid Feng void __asm_flush_dcache_all(void); 691e6ad55cSYork Sun void __asm_invalidate_dcache_all(void); 700ae76531SDavid Feng void __asm_flush_dcache_range(u64 start, u64 end); 710ae76531SDavid Feng void __asm_invalidate_tlb_all(void); 720ae76531SDavid Feng void __asm_invalidate_icache_all(void); 73dcd468b8SYork Sun int __asm_flush_l3_cache(void); 740ae76531SDavid Feng 750ae76531SDavid Feng void armv8_switch_to_el2(void); 760ae76531SDavid Feng void armv8_switch_to_el1(void); 770ae76531SDavid Feng void gic_init(void); 780ae76531SDavid Feng void gic_send_sgi(unsigned long sgino); 790ae76531SDavid Feng void wait_for_wakeup(void); 800ae76531SDavid Feng void smp_kick_all_cpus(void); 810ae76531SDavid Feng 822f78eae5SYork Sun void flush_l3_cache(void); 832f78eae5SYork Sun 840ae76531SDavid Feng #endif /* __ASSEMBLY__ */ 850ae76531SDavid Feng 860ae76531SDavid Feng #else /* CONFIG_ARM64 */ 870ae76531SDavid Feng 88819833afSPeter Tyser #ifdef __KERNEL__ 89819833afSPeter Tyser 90819833afSPeter Tyser #define CPU_ARCH_UNKNOWN 0 91819833afSPeter Tyser #define CPU_ARCH_ARMv3 1 92819833afSPeter Tyser #define CPU_ARCH_ARMv4 2 93819833afSPeter Tyser #define CPU_ARCH_ARMv4T 3 94819833afSPeter Tyser #define CPU_ARCH_ARMv5 4 95819833afSPeter Tyser #define CPU_ARCH_ARMv5T 5 96819833afSPeter Tyser #define CPU_ARCH_ARMv5TE 6 97819833afSPeter Tyser #define CPU_ARCH_ARMv5TEJ 7 98819833afSPeter Tyser #define CPU_ARCH_ARMv6 8 99819833afSPeter Tyser #define CPU_ARCH_ARMv7 9 100819833afSPeter Tyser 101819833afSPeter Tyser /* 102819833afSPeter Tyser * CR1 bits (CP#15 CR1) 103819833afSPeter Tyser */ 104819833afSPeter Tyser #define CR_M (1 << 0) /* MMU enable */ 105819833afSPeter Tyser #define CR_A (1 << 1) /* Alignment abort enable */ 106819833afSPeter Tyser #define CR_C (1 << 2) /* Dcache enable */ 107819833afSPeter Tyser #define CR_W (1 << 3) /* Write buffer enable */ 108819833afSPeter Tyser #define CR_P (1 << 4) /* 32-bit exception handler */ 109819833afSPeter Tyser #define CR_D (1 << 5) /* 32-bit data address range */ 110819833afSPeter Tyser #define CR_L (1 << 6) /* Implementation defined */ 111819833afSPeter Tyser #define CR_B (1 << 7) /* Big endian */ 112819833afSPeter Tyser #define CR_S (1 << 8) /* System MMU protection */ 113819833afSPeter Tyser #define CR_R (1 << 9) /* ROM MMU protection */ 114819833afSPeter Tyser #define CR_F (1 << 10) /* Implementation defined */ 115819833afSPeter Tyser #define CR_Z (1 << 11) /* Implementation defined */ 116819833afSPeter Tyser #define CR_I (1 << 12) /* Icache enable */ 117819833afSPeter Tyser #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */ 118819833afSPeter Tyser #define CR_RR (1 << 14) /* Round Robin cache replacement */ 119819833afSPeter Tyser #define CR_L4 (1 << 15) /* LDR pc can set T bit */ 120819833afSPeter Tyser #define CR_DT (1 << 16) 121819833afSPeter Tyser #define CR_IT (1 << 18) 122819833afSPeter Tyser #define CR_ST (1 << 19) 123819833afSPeter Tyser #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */ 124819833afSPeter Tyser #define CR_U (1 << 22) /* Unaligned access operation */ 125819833afSPeter Tyser #define CR_XP (1 << 23) /* Extended page tables */ 126819833afSPeter Tyser #define CR_VE (1 << 24) /* Vectored interrupts */ 127819833afSPeter Tyser #define CR_EE (1 << 25) /* Exception (Big) Endian */ 128819833afSPeter Tyser #define CR_TRE (1 << 28) /* TEX remap enable */ 129819833afSPeter Tyser #define CR_AFE (1 << 29) /* Access flag enable */ 130819833afSPeter Tyser #define CR_TE (1 << 30) /* Thumb exception enable */ 131819833afSPeter Tyser 1320ae76531SDavid Feng #define PGTABLE_SIZE (4096 * 4) 1330ae76531SDavid Feng 134819833afSPeter Tyser /* 135819833afSPeter Tyser * This is used to ensure the compiler did actually allocate the register we 136819833afSPeter Tyser * asked it for some inline assembly sequences. Apparently we can't trust 137819833afSPeter Tyser * the compiler from one version to another so a bit of paranoia won't hurt. 138819833afSPeter Tyser * This string is meant to be concatenated with the inline asm string and 139819833afSPeter Tyser * will cause compilation to stop on mismatch. 140819833afSPeter Tyser * (for details, see gcc PR 15089) 141819833afSPeter Tyser */ 142819833afSPeter Tyser #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t" 143819833afSPeter Tyser 144819833afSPeter Tyser #ifndef __ASSEMBLY__ 145819833afSPeter Tyser 146e11c6c27SSimon Glass /** 147e11c6c27SSimon Glass * save_boot_params() - Save boot parameters before starting reset sequence 148e11c6c27SSimon Glass * 149e11c6c27SSimon Glass * If you provide this function it will be called immediately U-Boot starts, 150e11c6c27SSimon Glass * both for SPL and U-Boot proper. 151e11c6c27SSimon Glass * 152e11c6c27SSimon Glass * All registers are unchanged from U-Boot entry. No registers need be 153e11c6c27SSimon Glass * preserved. 154e11c6c27SSimon Glass * 155e11c6c27SSimon Glass * This is not a normal C function. There is no stack. Return by branching to 156e11c6c27SSimon Glass * save_boot_params_ret. 157e11c6c27SSimon Glass * 158e11c6c27SSimon Glass * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3); 159e11c6c27SSimon Glass */ 160e11c6c27SSimon Glass 161819833afSPeter Tyser #define isb() __asm__ __volatile__ ("" : : : "memory") 162819833afSPeter Tyser 163819833afSPeter Tyser #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t"); 164819833afSPeter Tyser 1652ff467c0SRob Herring #ifdef __ARM_ARCH_7A__ 1662ff467c0SRob Herring #define wfi() __asm__ __volatile__ ("wfi" : : : "memory") 1672ff467c0SRob Herring #else 1682ff467c0SRob Herring #define wfi() 1692ff467c0SRob Herring #endif 1702ff467c0SRob Herring 171819833afSPeter Tyser static inline unsigned int get_cr(void) 172819833afSPeter Tyser { 173819833afSPeter Tyser unsigned int val; 174819833afSPeter Tyser asm("mrc p15, 0, %0, c1, c0, 0 @ get CR" : "=r" (val) : : "cc"); 175819833afSPeter Tyser return val; 176819833afSPeter Tyser } 177819833afSPeter Tyser 178819833afSPeter Tyser static inline void set_cr(unsigned int val) 179819833afSPeter Tyser { 180819833afSPeter Tyser asm volatile("mcr p15, 0, %0, c1, c0, 0 @ set CR" 181819833afSPeter Tyser : : "r" (val) : "cc"); 182819833afSPeter Tyser isb(); 183819833afSPeter Tyser } 184819833afSPeter Tyser 185de63ac27SR Sricharan static inline unsigned int get_dacr(void) 186de63ac27SR Sricharan { 187de63ac27SR Sricharan unsigned int val; 188de63ac27SR Sricharan asm("mrc p15, 0, %0, c3, c0, 0 @ get DACR" : "=r" (val) : : "cc"); 189de63ac27SR Sricharan return val; 190de63ac27SR Sricharan } 191de63ac27SR Sricharan 192de63ac27SR Sricharan static inline void set_dacr(unsigned int val) 193de63ac27SR Sricharan { 194de63ac27SR Sricharan asm volatile("mcr p15, 0, %0, c3, c0, 0 @ set DACR" 195de63ac27SR Sricharan : : "r" (val) : "cc"); 196de63ac27SR Sricharan isb(); 197de63ac27SR Sricharan } 198de63ac27SR Sricharan 199*97840b5dSBryan Brinsko #ifdef CONFIG_ARMV7 200*97840b5dSBryan Brinsko /* Short-Descriptor Translation Table Level 1 Bits */ 201*97840b5dSBryan Brinsko #define TTB_SECT_NS_MASK (1 << 19) 202*97840b5dSBryan Brinsko #define TTB_SECT_NG_MASK (1 << 17) 203*97840b5dSBryan Brinsko #define TTB_SECT_S_MASK (1 << 16) 204*97840b5dSBryan Brinsko /* Note: TTB AP bits are set elsewhere */ 205*97840b5dSBryan Brinsko #define TTB_SECT_TEX(x) ((x & 0x7) << 12) 206*97840b5dSBryan Brinsko #define TTB_SECT_DOMAIN(x) ((x & 0xf) << 5) 207*97840b5dSBryan Brinsko #define TTB_SECT_XN_MASK (1 << 4) 208*97840b5dSBryan Brinsko #define TTB_SECT_C_MASK (1 << 3) 209*97840b5dSBryan Brinsko #define TTB_SECT_B_MASK (1 << 2) 210*97840b5dSBryan Brinsko #define TTB_SECT (2 << 0) 211*97840b5dSBryan Brinsko 212*97840b5dSBryan Brinsko /* options available for data cache on each page */ 213*97840b5dSBryan Brinsko enum dcache_option { 214*97840b5dSBryan Brinsko DCACHE_OFF = TTB_SECT_S_MASK | TTB_SECT_DOMAIN(0) | 215*97840b5dSBryan Brinsko TTB_SECT_XN_MASK | TTB_SECT, 216*97840b5dSBryan Brinsko DCACHE_WRITETHROUGH = DCACHE_OFF | TTB_SECT_C_MASK, 217*97840b5dSBryan Brinsko DCACHE_WRITEBACK = DCACHE_WRITETHROUGH | TTB_SECT_B_MASK, 218*97840b5dSBryan Brinsko DCACHE_WRITEALLOC = DCACHE_WRITEBACK | TTB_SECT_TEX(1), 219*97840b5dSBryan Brinsko }; 220*97840b5dSBryan Brinsko #else 2210dde7f53SSimon Glass /* options available for data cache on each page */ 2220dde7f53SSimon Glass enum dcache_option { 2230dde7f53SSimon Glass DCACHE_OFF = 0x12, 2240dde7f53SSimon Glass DCACHE_WRITETHROUGH = 0x1a, 2250dde7f53SSimon Glass DCACHE_WRITEBACK = 0x1e, 226ff7e9700SMarek Vasut DCACHE_WRITEALLOC = 0x16, 2270dde7f53SSimon Glass }; 228*97840b5dSBryan Brinsko #endif 2290dde7f53SSimon Glass 2300dde7f53SSimon Glass /* Size of an MMU section */ 2310dde7f53SSimon Glass enum { 2320dde7f53SSimon Glass MMU_SECTION_SHIFT = 20, 2330dde7f53SSimon Glass MMU_SECTION_SIZE = 1 << MMU_SECTION_SHIFT, 2340dde7f53SSimon Glass }; 2350dde7f53SSimon Glass 236*97840b5dSBryan Brinsko #ifdef CONFIG_ARMV7 237*97840b5dSBryan Brinsko /* TTBR0 bits */ 238*97840b5dSBryan Brinsko #define TTBR0_BASE_ADDR_MASK 0xFFFFC000 239*97840b5dSBryan Brinsko #define TTBR0_RGN_NC (0 << 3) 240*97840b5dSBryan Brinsko #define TTBR0_RGN_WBWA (1 << 3) 241*97840b5dSBryan Brinsko #define TTBR0_RGN_WT (2 << 3) 242*97840b5dSBryan Brinsko #define TTBR0_RGN_WB (3 << 3) 243*97840b5dSBryan Brinsko /* TTBR0[6] is IRGN[0] and TTBR[0] is IRGN[1] */ 244*97840b5dSBryan Brinsko #define TTBR0_IRGN_NC (0 << 0 | 0 << 6) 245*97840b5dSBryan Brinsko #define TTBR0_IRGN_WBWA (0 << 0 | 1 << 6) 246*97840b5dSBryan Brinsko #define TTBR0_IRGN_WT (1 << 0 | 0 << 6) 247*97840b5dSBryan Brinsko #define TTBR0_IRGN_WB (1 << 0 | 1 << 6) 248*97840b5dSBryan Brinsko #endif 249*97840b5dSBryan Brinsko 2500dde7f53SSimon Glass /** 2510dde7f53SSimon Glass * Change the cache settings for a region. 2520dde7f53SSimon Glass * 2530dde7f53SSimon Glass * \param start start address of memory region to change 2540dde7f53SSimon Glass * \param size size of memory region to change 2550dde7f53SSimon Glass * \param option dcache option to select 2560dde7f53SSimon Glass */ 25725026fa9SThierry Reding void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size, 2580dde7f53SSimon Glass enum dcache_option option); 2590dde7f53SSimon Glass 2600dde7f53SSimon Glass /** 2610dde7f53SSimon Glass * Register an update to the page tables, and flush the TLB 2620dde7f53SSimon Glass * 2630dde7f53SSimon Glass * \param start start address of update in page table 2640dde7f53SSimon Glass * \param stop stop address of update in page table 2650dde7f53SSimon Glass */ 2660dde7f53SSimon Glass void mmu_page_table_flush(unsigned long start, unsigned long stop); 2670dde7f53SSimon Glass 2681dfdd9baSThierry Reding #ifdef CONFIG_SYS_NONCACHED_MEMORY 2691dfdd9baSThierry Reding void noncached_init(void); 2701dfdd9baSThierry Reding phys_addr_t noncached_alloc(size_t size, size_t align); 2711dfdd9baSThierry Reding #endif /* CONFIG_SYS_NONCACHED_MEMORY */ 2721dfdd9baSThierry Reding 273819833afSPeter Tyser #endif /* __ASSEMBLY__ */ 274819833afSPeter Tyser 275819833afSPeter Tyser #define arch_align_stack(x) (x) 276819833afSPeter Tyser 277819833afSPeter Tyser #endif /* __KERNEL__ */ 278819833afSPeter Tyser 2790ae76531SDavid Feng #endif /* CONFIG_ARM64 */ 2800ae76531SDavid Feng 281819833afSPeter Tyser #endif 282