xref: /openbmc/u-boot/arch/arm/include/asm/system.h (revision 88f965d720b745431a1fbe9107c561b7f381026c)
1819833afSPeter Tyser #ifndef __ASM_ARM_SYSTEM_H
2819833afSPeter Tyser #define __ASM_ARM_SYSTEM_H
3819833afSPeter Tyser 
40ae76531SDavid Feng #ifdef CONFIG_ARM64
50ae76531SDavid Feng 
60ae76531SDavid Feng /*
70ae76531SDavid Feng  * SCTLR_EL1/SCTLR_EL2/SCTLR_EL3 bits definitions
80ae76531SDavid Feng  */
90ae76531SDavid Feng #define CR_M		(1 << 0)	/* MMU enable			*/
100ae76531SDavid Feng #define CR_A		(1 << 1)	/* Alignment abort enable	*/
110ae76531SDavid Feng #define CR_C		(1 << 2)	/* Dcache enable		*/
120ae76531SDavid Feng #define CR_SA		(1 << 3)	/* Stack Alignment Check Enable	*/
130ae76531SDavid Feng #define CR_I		(1 << 12)	/* Icache enable		*/
140ae76531SDavid Feng #define CR_WXN		(1 << 19)	/* Write Permision Imply XN	*/
150ae76531SDavid Feng #define CR_EE		(1 << 25)	/* Exception (Big) Endian	*/
160ae76531SDavid Feng 
170ae76531SDavid Feng #define PGTABLE_SIZE	(0x10000)
18dad17fd5SSiva Durga Prasad Paladugu /* 2MB granularity */
19dad17fd5SSiva Durga Prasad Paladugu #define MMU_SECTION_SHIFT	21
20*88f965d7SStephen Warren #define MMU_SECTION_SIZE	(1 << MMU_SECTION_SHIFT)
210ae76531SDavid Feng 
220ae76531SDavid Feng #ifndef __ASSEMBLY__
230ae76531SDavid Feng 
24dad17fd5SSiva Durga Prasad Paladugu enum dcache_option {
25dad17fd5SSiva Durga Prasad Paladugu 	DCACHE_OFF = 0x3,
26dad17fd5SSiva Durga Prasad Paladugu };
27dad17fd5SSiva Durga Prasad Paladugu 
280ae76531SDavid Feng #define isb()				\
290ae76531SDavid Feng 	({asm volatile(			\
300ae76531SDavid Feng 	"isb" : : : "memory");		\
310ae76531SDavid Feng 	})
320ae76531SDavid Feng 
330ae76531SDavid Feng #define wfi()				\
340ae76531SDavid Feng 	({asm volatile(			\
350ae76531SDavid Feng 	"wfi" : : : "memory");		\
360ae76531SDavid Feng 	})
370ae76531SDavid Feng 
380ae76531SDavid Feng static inline unsigned int current_el(void)
390ae76531SDavid Feng {
400ae76531SDavid Feng 	unsigned int el;
410ae76531SDavid Feng 	asm volatile("mrs %0, CurrentEL" : "=r" (el) : : "cc");
420ae76531SDavid Feng 	return el >> 2;
430ae76531SDavid Feng }
440ae76531SDavid Feng 
450ae76531SDavid Feng static inline unsigned int get_sctlr(void)
460ae76531SDavid Feng {
470ae76531SDavid Feng 	unsigned int el, val;
480ae76531SDavid Feng 
490ae76531SDavid Feng 	el = current_el();
500ae76531SDavid Feng 	if (el == 1)
510ae76531SDavid Feng 		asm volatile("mrs %0, sctlr_el1" : "=r" (val) : : "cc");
520ae76531SDavid Feng 	else if (el == 2)
530ae76531SDavid Feng 		asm volatile("mrs %0, sctlr_el2" : "=r" (val) : : "cc");
540ae76531SDavid Feng 	else
550ae76531SDavid Feng 		asm volatile("mrs %0, sctlr_el3" : "=r" (val) : : "cc");
560ae76531SDavid Feng 
570ae76531SDavid Feng 	return val;
580ae76531SDavid Feng }
590ae76531SDavid Feng 
600ae76531SDavid Feng static inline void set_sctlr(unsigned int val)
610ae76531SDavid Feng {
620ae76531SDavid Feng 	unsigned int el;
630ae76531SDavid Feng 
640ae76531SDavid Feng 	el = current_el();
650ae76531SDavid Feng 	if (el == 1)
660ae76531SDavid Feng 		asm volatile("msr sctlr_el1, %0" : : "r" (val) : "cc");
670ae76531SDavid Feng 	else if (el == 2)
680ae76531SDavid Feng 		asm volatile("msr sctlr_el2, %0" : : "r" (val) : "cc");
690ae76531SDavid Feng 	else
700ae76531SDavid Feng 		asm volatile("msr sctlr_el3, %0" : : "r" (val) : "cc");
710ae76531SDavid Feng 
720ae76531SDavid Feng 	asm volatile("isb");
730ae76531SDavid Feng }
740ae76531SDavid Feng 
750ae76531SDavid Feng void __asm_flush_dcache_all(void);
761e6ad55cSYork Sun void __asm_invalidate_dcache_all(void);
770ae76531SDavid Feng void __asm_flush_dcache_range(u64 start, u64 end);
780ae76531SDavid Feng void __asm_invalidate_tlb_all(void);
790ae76531SDavid Feng void __asm_invalidate_icache_all(void);
80dcd468b8SYork Sun int __asm_flush_l3_cache(void);
810ae76531SDavid Feng 
820ae76531SDavid Feng void armv8_switch_to_el2(void);
830ae76531SDavid Feng void armv8_switch_to_el1(void);
840ae76531SDavid Feng void gic_init(void);
850ae76531SDavid Feng void gic_send_sgi(unsigned long sgino);
860ae76531SDavid Feng void wait_for_wakeup(void);
8773169874SIan Campbell void protect_secure_region(void);
880ae76531SDavid Feng void smp_kick_all_cpus(void);
890ae76531SDavid Feng 
902f78eae5SYork Sun void flush_l3_cache(void);
912f78eae5SYork Sun 
920ae76531SDavid Feng #endif	/* __ASSEMBLY__ */
930ae76531SDavid Feng 
940ae76531SDavid Feng #else /* CONFIG_ARM64 */
950ae76531SDavid Feng 
96819833afSPeter Tyser #ifdef __KERNEL__
97819833afSPeter Tyser 
98819833afSPeter Tyser #define CPU_ARCH_UNKNOWN	0
99819833afSPeter Tyser #define CPU_ARCH_ARMv3		1
100819833afSPeter Tyser #define CPU_ARCH_ARMv4		2
101819833afSPeter Tyser #define CPU_ARCH_ARMv4T		3
102819833afSPeter Tyser #define CPU_ARCH_ARMv5		4
103819833afSPeter Tyser #define CPU_ARCH_ARMv5T		5
104819833afSPeter Tyser #define CPU_ARCH_ARMv5TE	6
105819833afSPeter Tyser #define CPU_ARCH_ARMv5TEJ	7
106819833afSPeter Tyser #define CPU_ARCH_ARMv6		8
107819833afSPeter Tyser #define CPU_ARCH_ARMv7		9
108819833afSPeter Tyser 
109819833afSPeter Tyser /*
110819833afSPeter Tyser  * CR1 bits (CP#15 CR1)
111819833afSPeter Tyser  */
112819833afSPeter Tyser #define CR_M	(1 << 0)	/* MMU enable				*/
113819833afSPeter Tyser #define CR_A	(1 << 1)	/* Alignment abort enable		*/
114819833afSPeter Tyser #define CR_C	(1 << 2)	/* Dcache enable			*/
115819833afSPeter Tyser #define CR_W	(1 << 3)	/* Write buffer enable			*/
116819833afSPeter Tyser #define CR_P	(1 << 4)	/* 32-bit exception handler		*/
117819833afSPeter Tyser #define CR_D	(1 << 5)	/* 32-bit data address range		*/
118819833afSPeter Tyser #define CR_L	(1 << 6)	/* Implementation defined		*/
119819833afSPeter Tyser #define CR_B	(1 << 7)	/* Big endian				*/
120819833afSPeter Tyser #define CR_S	(1 << 8)	/* System MMU protection		*/
121819833afSPeter Tyser #define CR_R	(1 << 9)	/* ROM MMU protection			*/
122819833afSPeter Tyser #define CR_F	(1 << 10)	/* Implementation defined		*/
123819833afSPeter Tyser #define CR_Z	(1 << 11)	/* Implementation defined		*/
124819833afSPeter Tyser #define CR_I	(1 << 12)	/* Icache enable			*/
125819833afSPeter Tyser #define CR_V	(1 << 13)	/* Vectors relocated to 0xffff0000	*/
126819833afSPeter Tyser #define CR_RR	(1 << 14)	/* Round Robin cache replacement	*/
127819833afSPeter Tyser #define CR_L4	(1 << 15)	/* LDR pc can set T bit			*/
128819833afSPeter Tyser #define CR_DT	(1 << 16)
129819833afSPeter Tyser #define CR_IT	(1 << 18)
130819833afSPeter Tyser #define CR_ST	(1 << 19)
131819833afSPeter Tyser #define CR_FI	(1 << 21)	/* Fast interrupt (lower latency mode)	*/
132819833afSPeter Tyser #define CR_U	(1 << 22)	/* Unaligned access operation		*/
133819833afSPeter Tyser #define CR_XP	(1 << 23)	/* Extended page tables			*/
134819833afSPeter Tyser #define CR_VE	(1 << 24)	/* Vectored interrupts			*/
135819833afSPeter Tyser #define CR_EE	(1 << 25)	/* Exception (Big) Endian		*/
136819833afSPeter Tyser #define CR_TRE	(1 << 28)	/* TEX remap enable			*/
137819833afSPeter Tyser #define CR_AFE	(1 << 29)	/* Access flag enable			*/
138819833afSPeter Tyser #define CR_TE	(1 << 30)	/* Thumb exception enable		*/
139819833afSPeter Tyser 
1400ae76531SDavid Feng #define PGTABLE_SIZE		(4096 * 4)
1410ae76531SDavid Feng 
142819833afSPeter Tyser /*
143819833afSPeter Tyser  * This is used to ensure the compiler did actually allocate the register we
144819833afSPeter Tyser  * asked it for some inline assembly sequences.  Apparently we can't trust
145819833afSPeter Tyser  * the compiler from one version to another so a bit of paranoia won't hurt.
146819833afSPeter Tyser  * This string is meant to be concatenated with the inline asm string and
147819833afSPeter Tyser  * will cause compilation to stop on mismatch.
148819833afSPeter Tyser  * (for details, see gcc PR 15089)
149819833afSPeter Tyser  */
150819833afSPeter Tyser #define __asmeq(x, y)  ".ifnc " x "," y " ; .err ; .endif\n\t"
151819833afSPeter Tyser 
152819833afSPeter Tyser #ifndef __ASSEMBLY__
153819833afSPeter Tyser 
154e11c6c27SSimon Glass /**
155e11c6c27SSimon Glass  * save_boot_params() - Save boot parameters before starting reset sequence
156e11c6c27SSimon Glass  *
157e11c6c27SSimon Glass  * If you provide this function it will be called immediately U-Boot starts,
158e11c6c27SSimon Glass  * both for SPL and U-Boot proper.
159e11c6c27SSimon Glass  *
160e11c6c27SSimon Glass  * All registers are unchanged from U-Boot entry. No registers need be
161e11c6c27SSimon Glass  * preserved.
162e11c6c27SSimon Glass  *
163e11c6c27SSimon Glass  * This is not a normal C function. There is no stack. Return by branching to
164e11c6c27SSimon Glass  * save_boot_params_ret.
165e11c6c27SSimon Glass  *
166e11c6c27SSimon Glass  * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3);
167e11c6c27SSimon Glass  */
168e11c6c27SSimon Glass 
16955199121SSimon Glass /**
17055199121SSimon Glass  * save_boot_params_ret() - Return from save_boot_params()
17155199121SSimon Glass  *
17255199121SSimon Glass  * If you provide save_boot_params(), then you should jump back to this
17355199121SSimon Glass  * function when done. Try to preserve all registers.
17455199121SSimon Glass  *
17555199121SSimon Glass  * If your implementation of save_boot_params() is in C then it is acceptable
17655199121SSimon Glass  * to simply call save_boot_params_ret() at the end of your function. Since
17755199121SSimon Glass  * there is no link register set up, you cannot just exit the function. U-Boot
17855199121SSimon Glass  * will return to the (initialised) value of lr, and likely crash/hang.
17955199121SSimon Glass  *
18055199121SSimon Glass  * If your implementation of save_boot_params() is in assembler then you
18155199121SSimon Glass  * should use 'b' or 'bx' to return to save_boot_params_ret.
18255199121SSimon Glass  */
18355199121SSimon Glass void save_boot_params_ret(void);
18455199121SSimon Glass 
185819833afSPeter Tyser #define isb() __asm__ __volatile__ ("" : : : "memory")
186819833afSPeter Tyser 
187819833afSPeter Tyser #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
188819833afSPeter Tyser 
1892ff467c0SRob Herring #ifdef __ARM_ARCH_7A__
1902ff467c0SRob Herring #define wfi() __asm__ __volatile__ ("wfi" : : : "memory")
1912ff467c0SRob Herring #else
1922ff467c0SRob Herring #define wfi()
1932ff467c0SRob Herring #endif
1942ff467c0SRob Herring 
195819833afSPeter Tyser static inline unsigned int get_cr(void)
196819833afSPeter Tyser {
197819833afSPeter Tyser 	unsigned int val;
19853fd4b8cSAlison Wang 	asm volatile("mrc p15, 0, %0, c1, c0, 0	@ get CR" : "=r" (val) : : "cc");
199819833afSPeter Tyser 	return val;
200819833afSPeter Tyser }
201819833afSPeter Tyser 
202819833afSPeter Tyser static inline void set_cr(unsigned int val)
203819833afSPeter Tyser {
204819833afSPeter Tyser 	asm volatile("mcr p15, 0, %0, c1, c0, 0	@ set CR"
205819833afSPeter Tyser 	  : : "r" (val) : "cc");
206819833afSPeter Tyser 	isb();
207819833afSPeter Tyser }
208819833afSPeter Tyser 
209de63ac27SR Sricharan static inline unsigned int get_dacr(void)
210de63ac27SR Sricharan {
211de63ac27SR Sricharan 	unsigned int val;
212de63ac27SR Sricharan 	asm("mrc p15, 0, %0, c3, c0, 0	@ get DACR" : "=r" (val) : : "cc");
213de63ac27SR Sricharan 	return val;
214de63ac27SR Sricharan }
215de63ac27SR Sricharan 
216de63ac27SR Sricharan static inline void set_dacr(unsigned int val)
217de63ac27SR Sricharan {
218de63ac27SR Sricharan 	asm volatile("mcr p15, 0, %0, c3, c0, 0	@ set DACR"
219de63ac27SR Sricharan 	  : : "r" (val) : "cc");
220de63ac27SR Sricharan 	isb();
221de63ac27SR Sricharan }
222de63ac27SR Sricharan 
22397840b5dSBryan Brinsko #ifdef CONFIG_ARMV7
22497840b5dSBryan Brinsko /* Short-Descriptor Translation Table Level 1 Bits */
22597840b5dSBryan Brinsko #define TTB_SECT_NS_MASK	(1 << 19)
22697840b5dSBryan Brinsko #define TTB_SECT_NG_MASK	(1 << 17)
22797840b5dSBryan Brinsko #define TTB_SECT_S_MASK		(1 << 16)
22897840b5dSBryan Brinsko /* Note: TTB AP bits are set elsewhere */
22997840b5dSBryan Brinsko #define TTB_SECT_TEX(x)		((x & 0x7) << 12)
23097840b5dSBryan Brinsko #define TTB_SECT_DOMAIN(x)	((x & 0xf) << 5)
23197840b5dSBryan Brinsko #define TTB_SECT_XN_MASK	(1 << 4)
23297840b5dSBryan Brinsko #define TTB_SECT_C_MASK		(1 << 3)
23397840b5dSBryan Brinsko #define TTB_SECT_B_MASK		(1 << 2)
23497840b5dSBryan Brinsko #define TTB_SECT			(2 << 0)
23597840b5dSBryan Brinsko 
23697840b5dSBryan Brinsko /* options available for data cache on each page */
23797840b5dSBryan Brinsko enum dcache_option {
23897840b5dSBryan Brinsko 	DCACHE_OFF = TTB_SECT_S_MASK | TTB_SECT_DOMAIN(0) |
23997840b5dSBryan Brinsko 					TTB_SECT_XN_MASK | TTB_SECT,
24097840b5dSBryan Brinsko 	DCACHE_WRITETHROUGH = DCACHE_OFF | TTB_SECT_C_MASK,
24197840b5dSBryan Brinsko 	DCACHE_WRITEBACK = DCACHE_WRITETHROUGH | TTB_SECT_B_MASK,
24297840b5dSBryan Brinsko 	DCACHE_WRITEALLOC = DCACHE_WRITEBACK | TTB_SECT_TEX(1),
24397840b5dSBryan Brinsko };
24497840b5dSBryan Brinsko #else
2450dde7f53SSimon Glass /* options available for data cache on each page */
2460dde7f53SSimon Glass enum dcache_option {
2470dde7f53SSimon Glass 	DCACHE_OFF = 0x12,
2480dde7f53SSimon Glass 	DCACHE_WRITETHROUGH = 0x1a,
2490dde7f53SSimon Glass 	DCACHE_WRITEBACK = 0x1e,
250ff7e9700SMarek Vasut 	DCACHE_WRITEALLOC = 0x16,
2510dde7f53SSimon Glass };
25297840b5dSBryan Brinsko #endif
2530dde7f53SSimon Glass 
2540dde7f53SSimon Glass /* Size of an MMU section */
2550dde7f53SSimon Glass enum {
2560dde7f53SSimon Glass 	MMU_SECTION_SHIFT	= 20,
2570dde7f53SSimon Glass 	MMU_SECTION_SIZE	= 1 << MMU_SECTION_SHIFT,
2580dde7f53SSimon Glass };
2590dde7f53SSimon Glass 
26097840b5dSBryan Brinsko #ifdef CONFIG_ARMV7
26197840b5dSBryan Brinsko /* TTBR0 bits */
26297840b5dSBryan Brinsko #define TTBR0_BASE_ADDR_MASK	0xFFFFC000
26397840b5dSBryan Brinsko #define TTBR0_RGN_NC			(0 << 3)
26497840b5dSBryan Brinsko #define TTBR0_RGN_WBWA			(1 << 3)
26597840b5dSBryan Brinsko #define TTBR0_RGN_WT			(2 << 3)
26697840b5dSBryan Brinsko #define TTBR0_RGN_WB			(3 << 3)
26797840b5dSBryan Brinsko /* TTBR0[6] is IRGN[0] and TTBR[0] is IRGN[1] */
26897840b5dSBryan Brinsko #define TTBR0_IRGN_NC			(0 << 0 | 0 << 6)
26997840b5dSBryan Brinsko #define TTBR0_IRGN_WBWA			(0 << 0 | 1 << 6)
27097840b5dSBryan Brinsko #define TTBR0_IRGN_WT			(1 << 0 | 0 << 6)
27197840b5dSBryan Brinsko #define TTBR0_IRGN_WB			(1 << 0 | 1 << 6)
27297840b5dSBryan Brinsko #endif
27397840b5dSBryan Brinsko 
2740dde7f53SSimon Glass /**
2750dde7f53SSimon Glass  * Register an update to the page tables, and flush the TLB
2760dde7f53SSimon Glass  *
2770dde7f53SSimon Glass  * \param start		start address of update in page table
2780dde7f53SSimon Glass  * \param stop		stop address of update in page table
2790dde7f53SSimon Glass  */
2800dde7f53SSimon Glass void mmu_page_table_flush(unsigned long start, unsigned long stop);
2810dde7f53SSimon Glass 
282819833afSPeter Tyser #endif /* __ASSEMBLY__ */
283819833afSPeter Tyser 
284819833afSPeter Tyser #define arch_align_stack(x) (x)
285819833afSPeter Tyser 
286819833afSPeter Tyser #endif /* __KERNEL__ */
287819833afSPeter Tyser 
2880ae76531SDavid Feng #endif /* CONFIG_ARM64 */
2890ae76531SDavid Feng 
290dad17fd5SSiva Durga Prasad Paladugu #ifndef __ASSEMBLY__
291dad17fd5SSiva Durga Prasad Paladugu /**
292dad17fd5SSiva Durga Prasad Paladugu  * Change the cache settings for a region.
293dad17fd5SSiva Durga Prasad Paladugu  *
294dad17fd5SSiva Durga Prasad Paladugu  * \param start		start address of memory region to change
295dad17fd5SSiva Durga Prasad Paladugu  * \param size		size of memory region to change
296dad17fd5SSiva Durga Prasad Paladugu  * \param option	dcache option to select
297dad17fd5SSiva Durga Prasad Paladugu  */
298dad17fd5SSiva Durga Prasad Paladugu void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size,
299dad17fd5SSiva Durga Prasad Paladugu 				     enum dcache_option option);
300dad17fd5SSiva Durga Prasad Paladugu 
301*88f965d7SStephen Warren #ifdef CONFIG_SYS_NONCACHED_MEMORY
302*88f965d7SStephen Warren void noncached_init(void);
303*88f965d7SStephen Warren phys_addr_t noncached_alloc(size_t size, size_t align);
304*88f965d7SStephen Warren #endif /* CONFIG_SYS_NONCACHED_MEMORY */
305*88f965d7SStephen Warren 
306dad17fd5SSiva Durga Prasad Paladugu #endif /* __ASSEMBLY__ */
307dad17fd5SSiva Durga Prasad Paladugu 
308819833afSPeter Tyser #endif
309