xref: /openbmc/u-boot/arch/arm/include/asm/system.h (revision 73169874a2867cb8ee5ec79eb9f2b176d3af34b2)
1819833afSPeter Tyser #ifndef __ASM_ARM_SYSTEM_H
2819833afSPeter Tyser #define __ASM_ARM_SYSTEM_H
3819833afSPeter Tyser 
40ae76531SDavid Feng #ifdef CONFIG_ARM64
50ae76531SDavid Feng 
60ae76531SDavid Feng /*
70ae76531SDavid Feng  * SCTLR_EL1/SCTLR_EL2/SCTLR_EL3 bits definitions
80ae76531SDavid Feng  */
90ae76531SDavid Feng #define CR_M		(1 << 0)	/* MMU enable			*/
100ae76531SDavid Feng #define CR_A		(1 << 1)	/* Alignment abort enable	*/
110ae76531SDavid Feng #define CR_C		(1 << 2)	/* Dcache enable		*/
120ae76531SDavid Feng #define CR_SA		(1 << 3)	/* Stack Alignment Check Enable	*/
130ae76531SDavid Feng #define CR_I		(1 << 12)	/* Icache enable		*/
140ae76531SDavid Feng #define CR_WXN		(1 << 19)	/* Write Permision Imply XN	*/
150ae76531SDavid Feng #define CR_EE		(1 << 25)	/* Exception (Big) Endian	*/
160ae76531SDavid Feng 
170ae76531SDavid Feng #define PGTABLE_SIZE	(0x10000)
180ae76531SDavid Feng 
190ae76531SDavid Feng #ifndef __ASSEMBLY__
200ae76531SDavid Feng 
210ae76531SDavid Feng #define isb()				\
220ae76531SDavid Feng 	({asm volatile(			\
230ae76531SDavid Feng 	"isb" : : : "memory");		\
240ae76531SDavid Feng 	})
250ae76531SDavid Feng 
260ae76531SDavid Feng #define wfi()				\
270ae76531SDavid Feng 	({asm volatile(			\
280ae76531SDavid Feng 	"wfi" : : : "memory");		\
290ae76531SDavid Feng 	})
300ae76531SDavid Feng 
310ae76531SDavid Feng static inline unsigned int current_el(void)
320ae76531SDavid Feng {
330ae76531SDavid Feng 	unsigned int el;
340ae76531SDavid Feng 	asm volatile("mrs %0, CurrentEL" : "=r" (el) : : "cc");
350ae76531SDavid Feng 	return el >> 2;
360ae76531SDavid Feng }
370ae76531SDavid Feng 
380ae76531SDavid Feng static inline unsigned int get_sctlr(void)
390ae76531SDavid Feng {
400ae76531SDavid Feng 	unsigned int el, val;
410ae76531SDavid Feng 
420ae76531SDavid Feng 	el = current_el();
430ae76531SDavid Feng 	if (el == 1)
440ae76531SDavid Feng 		asm volatile("mrs %0, sctlr_el1" : "=r" (val) : : "cc");
450ae76531SDavid Feng 	else if (el == 2)
460ae76531SDavid Feng 		asm volatile("mrs %0, sctlr_el2" : "=r" (val) : : "cc");
470ae76531SDavid Feng 	else
480ae76531SDavid Feng 		asm volatile("mrs %0, sctlr_el3" : "=r" (val) : : "cc");
490ae76531SDavid Feng 
500ae76531SDavid Feng 	return val;
510ae76531SDavid Feng }
520ae76531SDavid Feng 
530ae76531SDavid Feng static inline void set_sctlr(unsigned int val)
540ae76531SDavid Feng {
550ae76531SDavid Feng 	unsigned int el;
560ae76531SDavid Feng 
570ae76531SDavid Feng 	el = current_el();
580ae76531SDavid Feng 	if (el == 1)
590ae76531SDavid Feng 		asm volatile("msr sctlr_el1, %0" : : "r" (val) : "cc");
600ae76531SDavid Feng 	else if (el == 2)
610ae76531SDavid Feng 		asm volatile("msr sctlr_el2, %0" : : "r" (val) : "cc");
620ae76531SDavid Feng 	else
630ae76531SDavid Feng 		asm volatile("msr sctlr_el3, %0" : : "r" (val) : "cc");
640ae76531SDavid Feng 
650ae76531SDavid Feng 	asm volatile("isb");
660ae76531SDavid Feng }
670ae76531SDavid Feng 
680ae76531SDavid Feng void __asm_flush_dcache_all(void);
691e6ad55cSYork Sun void __asm_invalidate_dcache_all(void);
700ae76531SDavid Feng void __asm_flush_dcache_range(u64 start, u64 end);
710ae76531SDavid Feng void __asm_invalidate_tlb_all(void);
720ae76531SDavid Feng void __asm_invalidate_icache_all(void);
73dcd468b8SYork Sun int __asm_flush_l3_cache(void);
740ae76531SDavid Feng 
750ae76531SDavid Feng void armv8_switch_to_el2(void);
760ae76531SDavid Feng void armv8_switch_to_el1(void);
770ae76531SDavid Feng void gic_init(void);
780ae76531SDavid Feng void gic_send_sgi(unsigned long sgino);
790ae76531SDavid Feng void wait_for_wakeup(void);
80*73169874SIan Campbell void protect_secure_region(void);
810ae76531SDavid Feng void smp_kick_all_cpus(void);
820ae76531SDavid Feng 
832f78eae5SYork Sun void flush_l3_cache(void);
842f78eae5SYork Sun 
850ae76531SDavid Feng #endif	/* __ASSEMBLY__ */
860ae76531SDavid Feng 
870ae76531SDavid Feng #else /* CONFIG_ARM64 */
880ae76531SDavid Feng 
89819833afSPeter Tyser #ifdef __KERNEL__
90819833afSPeter Tyser 
91819833afSPeter Tyser #define CPU_ARCH_UNKNOWN	0
92819833afSPeter Tyser #define CPU_ARCH_ARMv3		1
93819833afSPeter Tyser #define CPU_ARCH_ARMv4		2
94819833afSPeter Tyser #define CPU_ARCH_ARMv4T		3
95819833afSPeter Tyser #define CPU_ARCH_ARMv5		4
96819833afSPeter Tyser #define CPU_ARCH_ARMv5T		5
97819833afSPeter Tyser #define CPU_ARCH_ARMv5TE	6
98819833afSPeter Tyser #define CPU_ARCH_ARMv5TEJ	7
99819833afSPeter Tyser #define CPU_ARCH_ARMv6		8
100819833afSPeter Tyser #define CPU_ARCH_ARMv7		9
101819833afSPeter Tyser 
102819833afSPeter Tyser /*
103819833afSPeter Tyser  * CR1 bits (CP#15 CR1)
104819833afSPeter Tyser  */
105819833afSPeter Tyser #define CR_M	(1 << 0)	/* MMU enable				*/
106819833afSPeter Tyser #define CR_A	(1 << 1)	/* Alignment abort enable		*/
107819833afSPeter Tyser #define CR_C	(1 << 2)	/* Dcache enable			*/
108819833afSPeter Tyser #define CR_W	(1 << 3)	/* Write buffer enable			*/
109819833afSPeter Tyser #define CR_P	(1 << 4)	/* 32-bit exception handler		*/
110819833afSPeter Tyser #define CR_D	(1 << 5)	/* 32-bit data address range		*/
111819833afSPeter Tyser #define CR_L	(1 << 6)	/* Implementation defined		*/
112819833afSPeter Tyser #define CR_B	(1 << 7)	/* Big endian				*/
113819833afSPeter Tyser #define CR_S	(1 << 8)	/* System MMU protection		*/
114819833afSPeter Tyser #define CR_R	(1 << 9)	/* ROM MMU protection			*/
115819833afSPeter Tyser #define CR_F	(1 << 10)	/* Implementation defined		*/
116819833afSPeter Tyser #define CR_Z	(1 << 11)	/* Implementation defined		*/
117819833afSPeter Tyser #define CR_I	(1 << 12)	/* Icache enable			*/
118819833afSPeter Tyser #define CR_V	(1 << 13)	/* Vectors relocated to 0xffff0000	*/
119819833afSPeter Tyser #define CR_RR	(1 << 14)	/* Round Robin cache replacement	*/
120819833afSPeter Tyser #define CR_L4	(1 << 15)	/* LDR pc can set T bit			*/
121819833afSPeter Tyser #define CR_DT	(1 << 16)
122819833afSPeter Tyser #define CR_IT	(1 << 18)
123819833afSPeter Tyser #define CR_ST	(1 << 19)
124819833afSPeter Tyser #define CR_FI	(1 << 21)	/* Fast interrupt (lower latency mode)	*/
125819833afSPeter Tyser #define CR_U	(1 << 22)	/* Unaligned access operation		*/
126819833afSPeter Tyser #define CR_XP	(1 << 23)	/* Extended page tables			*/
127819833afSPeter Tyser #define CR_VE	(1 << 24)	/* Vectored interrupts			*/
128819833afSPeter Tyser #define CR_EE	(1 << 25)	/* Exception (Big) Endian		*/
129819833afSPeter Tyser #define CR_TRE	(1 << 28)	/* TEX remap enable			*/
130819833afSPeter Tyser #define CR_AFE	(1 << 29)	/* Access flag enable			*/
131819833afSPeter Tyser #define CR_TE	(1 << 30)	/* Thumb exception enable		*/
132819833afSPeter Tyser 
1330ae76531SDavid Feng #define PGTABLE_SIZE		(4096 * 4)
1340ae76531SDavid Feng 
135819833afSPeter Tyser /*
136819833afSPeter Tyser  * This is used to ensure the compiler did actually allocate the register we
137819833afSPeter Tyser  * asked it for some inline assembly sequences.  Apparently we can't trust
138819833afSPeter Tyser  * the compiler from one version to another so a bit of paranoia won't hurt.
139819833afSPeter Tyser  * This string is meant to be concatenated with the inline asm string and
140819833afSPeter Tyser  * will cause compilation to stop on mismatch.
141819833afSPeter Tyser  * (for details, see gcc PR 15089)
142819833afSPeter Tyser  */
143819833afSPeter Tyser #define __asmeq(x, y)  ".ifnc " x "," y " ; .err ; .endif\n\t"
144819833afSPeter Tyser 
145819833afSPeter Tyser #ifndef __ASSEMBLY__
146819833afSPeter Tyser 
147e11c6c27SSimon Glass /**
148e11c6c27SSimon Glass  * save_boot_params() - Save boot parameters before starting reset sequence
149e11c6c27SSimon Glass  *
150e11c6c27SSimon Glass  * If you provide this function it will be called immediately U-Boot starts,
151e11c6c27SSimon Glass  * both for SPL and U-Boot proper.
152e11c6c27SSimon Glass  *
153e11c6c27SSimon Glass  * All registers are unchanged from U-Boot entry. No registers need be
154e11c6c27SSimon Glass  * preserved.
155e11c6c27SSimon Glass  *
156e11c6c27SSimon Glass  * This is not a normal C function. There is no stack. Return by branching to
157e11c6c27SSimon Glass  * save_boot_params_ret.
158e11c6c27SSimon Glass  *
159e11c6c27SSimon Glass  * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3);
160e11c6c27SSimon Glass  */
161e11c6c27SSimon Glass 
162819833afSPeter Tyser #define isb() __asm__ __volatile__ ("" : : : "memory")
163819833afSPeter Tyser 
164819833afSPeter Tyser #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
165819833afSPeter Tyser 
1662ff467c0SRob Herring #ifdef __ARM_ARCH_7A__
1672ff467c0SRob Herring #define wfi() __asm__ __volatile__ ("wfi" : : : "memory")
1682ff467c0SRob Herring #else
1692ff467c0SRob Herring #define wfi()
1702ff467c0SRob Herring #endif
1712ff467c0SRob Herring 
172819833afSPeter Tyser static inline unsigned int get_cr(void)
173819833afSPeter Tyser {
174819833afSPeter Tyser 	unsigned int val;
175819833afSPeter Tyser 	asm("mrc p15, 0, %0, c1, c0, 0	@ get CR" : "=r" (val) : : "cc");
176819833afSPeter Tyser 	return val;
177819833afSPeter Tyser }
178819833afSPeter Tyser 
179819833afSPeter Tyser static inline void set_cr(unsigned int val)
180819833afSPeter Tyser {
181819833afSPeter Tyser 	asm volatile("mcr p15, 0, %0, c1, c0, 0	@ set CR"
182819833afSPeter Tyser 	  : : "r" (val) : "cc");
183819833afSPeter Tyser 	isb();
184819833afSPeter Tyser }
185819833afSPeter Tyser 
186de63ac27SR Sricharan static inline unsigned int get_dacr(void)
187de63ac27SR Sricharan {
188de63ac27SR Sricharan 	unsigned int val;
189de63ac27SR Sricharan 	asm("mrc p15, 0, %0, c3, c0, 0	@ get DACR" : "=r" (val) : : "cc");
190de63ac27SR Sricharan 	return val;
191de63ac27SR Sricharan }
192de63ac27SR Sricharan 
193de63ac27SR Sricharan static inline void set_dacr(unsigned int val)
194de63ac27SR Sricharan {
195de63ac27SR Sricharan 	asm volatile("mcr p15, 0, %0, c3, c0, 0	@ set DACR"
196de63ac27SR Sricharan 	  : : "r" (val) : "cc");
197de63ac27SR Sricharan 	isb();
198de63ac27SR Sricharan }
199de63ac27SR Sricharan 
20097840b5dSBryan Brinsko #ifdef CONFIG_ARMV7
20197840b5dSBryan Brinsko /* Short-Descriptor Translation Table Level 1 Bits */
20297840b5dSBryan Brinsko #define TTB_SECT_NS_MASK	(1 << 19)
20397840b5dSBryan Brinsko #define TTB_SECT_NG_MASK	(1 << 17)
20497840b5dSBryan Brinsko #define TTB_SECT_S_MASK		(1 << 16)
20597840b5dSBryan Brinsko /* Note: TTB AP bits are set elsewhere */
20697840b5dSBryan Brinsko #define TTB_SECT_TEX(x)		((x & 0x7) << 12)
20797840b5dSBryan Brinsko #define TTB_SECT_DOMAIN(x)	((x & 0xf) << 5)
20897840b5dSBryan Brinsko #define TTB_SECT_XN_MASK	(1 << 4)
20997840b5dSBryan Brinsko #define TTB_SECT_C_MASK		(1 << 3)
21097840b5dSBryan Brinsko #define TTB_SECT_B_MASK		(1 << 2)
21197840b5dSBryan Brinsko #define TTB_SECT			(2 << 0)
21297840b5dSBryan Brinsko 
21397840b5dSBryan Brinsko /* options available for data cache on each page */
21497840b5dSBryan Brinsko enum dcache_option {
21597840b5dSBryan Brinsko 	DCACHE_OFF = TTB_SECT_S_MASK | TTB_SECT_DOMAIN(0) |
21697840b5dSBryan Brinsko 					TTB_SECT_XN_MASK | TTB_SECT,
21797840b5dSBryan Brinsko 	DCACHE_WRITETHROUGH = DCACHE_OFF | TTB_SECT_C_MASK,
21897840b5dSBryan Brinsko 	DCACHE_WRITEBACK = DCACHE_WRITETHROUGH | TTB_SECT_B_MASK,
21997840b5dSBryan Brinsko 	DCACHE_WRITEALLOC = DCACHE_WRITEBACK | TTB_SECT_TEX(1),
22097840b5dSBryan Brinsko };
22197840b5dSBryan Brinsko #else
2220dde7f53SSimon Glass /* options available for data cache on each page */
2230dde7f53SSimon Glass enum dcache_option {
2240dde7f53SSimon Glass 	DCACHE_OFF = 0x12,
2250dde7f53SSimon Glass 	DCACHE_WRITETHROUGH = 0x1a,
2260dde7f53SSimon Glass 	DCACHE_WRITEBACK = 0x1e,
227ff7e9700SMarek Vasut 	DCACHE_WRITEALLOC = 0x16,
2280dde7f53SSimon Glass };
22997840b5dSBryan Brinsko #endif
2300dde7f53SSimon Glass 
2310dde7f53SSimon Glass /* Size of an MMU section */
2320dde7f53SSimon Glass enum {
2330dde7f53SSimon Glass 	MMU_SECTION_SHIFT	= 20,
2340dde7f53SSimon Glass 	MMU_SECTION_SIZE	= 1 << MMU_SECTION_SHIFT,
2350dde7f53SSimon Glass };
2360dde7f53SSimon Glass 
23797840b5dSBryan Brinsko #ifdef CONFIG_ARMV7
23897840b5dSBryan Brinsko /* TTBR0 bits */
23997840b5dSBryan Brinsko #define TTBR0_BASE_ADDR_MASK	0xFFFFC000
24097840b5dSBryan Brinsko #define TTBR0_RGN_NC			(0 << 3)
24197840b5dSBryan Brinsko #define TTBR0_RGN_WBWA			(1 << 3)
24297840b5dSBryan Brinsko #define TTBR0_RGN_WT			(2 << 3)
24397840b5dSBryan Brinsko #define TTBR0_RGN_WB			(3 << 3)
24497840b5dSBryan Brinsko /* TTBR0[6] is IRGN[0] and TTBR[0] is IRGN[1] */
24597840b5dSBryan Brinsko #define TTBR0_IRGN_NC			(0 << 0 | 0 << 6)
24697840b5dSBryan Brinsko #define TTBR0_IRGN_WBWA			(0 << 0 | 1 << 6)
24797840b5dSBryan Brinsko #define TTBR0_IRGN_WT			(1 << 0 | 0 << 6)
24897840b5dSBryan Brinsko #define TTBR0_IRGN_WB			(1 << 0 | 1 << 6)
24997840b5dSBryan Brinsko #endif
25097840b5dSBryan Brinsko 
2510dde7f53SSimon Glass /**
2520dde7f53SSimon Glass  * Change the cache settings for a region.
2530dde7f53SSimon Glass  *
2540dde7f53SSimon Glass  * \param start		start address of memory region to change
2550dde7f53SSimon Glass  * \param size		size of memory region to change
2560dde7f53SSimon Glass  * \param option	dcache option to select
2570dde7f53SSimon Glass  */
25825026fa9SThierry Reding void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size,
2590dde7f53SSimon Glass 				     enum dcache_option option);
2600dde7f53SSimon Glass 
2610dde7f53SSimon Glass /**
2620dde7f53SSimon Glass  * Register an update to the page tables, and flush the TLB
2630dde7f53SSimon Glass  *
2640dde7f53SSimon Glass  * \param start		start address of update in page table
2650dde7f53SSimon Glass  * \param stop		stop address of update in page table
2660dde7f53SSimon Glass  */
2670dde7f53SSimon Glass void mmu_page_table_flush(unsigned long start, unsigned long stop);
2680dde7f53SSimon Glass 
2691dfdd9baSThierry Reding #ifdef CONFIG_SYS_NONCACHED_MEMORY
2701dfdd9baSThierry Reding void noncached_init(void);
2711dfdd9baSThierry Reding phys_addr_t noncached_alloc(size_t size, size_t align);
2721dfdd9baSThierry Reding #endif /* CONFIG_SYS_NONCACHED_MEMORY */
2731dfdd9baSThierry Reding 
274819833afSPeter Tyser #endif /* __ASSEMBLY__ */
275819833afSPeter Tyser 
276819833afSPeter Tyser #define arch_align_stack(x) (x)
277819833afSPeter Tyser 
278819833afSPeter Tyser #endif /* __KERNEL__ */
279819833afSPeter Tyser 
2800ae76531SDavid Feng #endif /* CONFIG_ARM64 */
2810ae76531SDavid Feng 
282819833afSPeter Tyser #endif
283