1819833afSPeter Tyser #ifndef __ASM_ARM_SYSTEM_H 2819833afSPeter Tyser #define __ASM_ARM_SYSTEM_H 3819833afSPeter Tyser 4a5b9fa30SSergey Temerkhanov #include <common.h> 5a5b9fa30SSergey Temerkhanov #include <linux/compiler.h> 6a5b9fa30SSergey Temerkhanov 70ae76531SDavid Feng #ifdef CONFIG_ARM64 80ae76531SDavid Feng 90ae76531SDavid Feng /* 100ae76531SDavid Feng * SCTLR_EL1/SCTLR_EL2/SCTLR_EL3 bits definitions 110ae76531SDavid Feng */ 120ae76531SDavid Feng #define CR_M (1 << 0) /* MMU enable */ 130ae76531SDavid Feng #define CR_A (1 << 1) /* Alignment abort enable */ 140ae76531SDavid Feng #define CR_C (1 << 2) /* Dcache enable */ 150ae76531SDavid Feng #define CR_SA (1 << 3) /* Stack Alignment Check Enable */ 160ae76531SDavid Feng #define CR_I (1 << 12) /* Icache enable */ 170ae76531SDavid Feng #define CR_WXN (1 << 19) /* Write Permision Imply XN */ 180ae76531SDavid Feng #define CR_EE (1 << 25) /* Exception (Big) Endian */ 190ae76531SDavid Feng 207985cdf7SAlexander Graf #ifndef __ASSEMBLY__ 217985cdf7SAlexander Graf 227985cdf7SAlexander Graf u64 get_page_table_size(void); 237985cdf7SAlexander Graf #define PGTABLE_SIZE get_page_table_size() 247985cdf7SAlexander Graf 25dad17fd5SSiva Durga Prasad Paladugu /* 2MB granularity */ 26dad17fd5SSiva Durga Prasad Paladugu #define MMU_SECTION_SHIFT 21 2788f965d7SStephen Warren #define MMU_SECTION_SIZE (1 << MMU_SECTION_SHIFT) 280ae76531SDavid Feng 2953eb45efSAlexander Graf /* These constants need to be synced to the MT_ types in asm/armv8/mmu.h */ 30dad17fd5SSiva Durga Prasad Paladugu enum dcache_option { 3153eb45efSAlexander Graf DCACHE_OFF = 0 << 2, 3253eb45efSAlexander Graf DCACHE_WRITETHROUGH = 3 << 2, 3353eb45efSAlexander Graf DCACHE_WRITEBACK = 4 << 2, 3453eb45efSAlexander Graf DCACHE_WRITEALLOC = 4 << 2, 35dad17fd5SSiva Durga Prasad Paladugu }; 36dad17fd5SSiva Durga Prasad Paladugu 370ae76531SDavid Feng #define isb() \ 380ae76531SDavid Feng ({asm volatile( \ 390ae76531SDavid Feng "isb" : : : "memory"); \ 400ae76531SDavid Feng }) 410ae76531SDavid Feng 420ae76531SDavid Feng #define wfi() \ 430ae76531SDavid Feng ({asm volatile( \ 440ae76531SDavid Feng "wfi" : : : "memory"); \ 450ae76531SDavid Feng }) 460ae76531SDavid Feng 470ae76531SDavid Feng static inline unsigned int current_el(void) 480ae76531SDavid Feng { 490ae76531SDavid Feng unsigned int el; 500ae76531SDavid Feng asm volatile("mrs %0, CurrentEL" : "=r" (el) : : "cc"); 510ae76531SDavid Feng return el >> 2; 520ae76531SDavid Feng } 530ae76531SDavid Feng 540ae76531SDavid Feng static inline unsigned int get_sctlr(void) 550ae76531SDavid Feng { 560ae76531SDavid Feng unsigned int el, val; 570ae76531SDavid Feng 580ae76531SDavid Feng el = current_el(); 590ae76531SDavid Feng if (el == 1) 600ae76531SDavid Feng asm volatile("mrs %0, sctlr_el1" : "=r" (val) : : "cc"); 610ae76531SDavid Feng else if (el == 2) 620ae76531SDavid Feng asm volatile("mrs %0, sctlr_el2" : "=r" (val) : : "cc"); 630ae76531SDavid Feng else 640ae76531SDavid Feng asm volatile("mrs %0, sctlr_el3" : "=r" (val) : : "cc"); 650ae76531SDavid Feng 660ae76531SDavid Feng return val; 670ae76531SDavid Feng } 680ae76531SDavid Feng 690ae76531SDavid Feng static inline void set_sctlr(unsigned int val) 700ae76531SDavid Feng { 710ae76531SDavid Feng unsigned int el; 720ae76531SDavid Feng 730ae76531SDavid Feng el = current_el(); 740ae76531SDavid Feng if (el == 1) 750ae76531SDavid Feng asm volatile("msr sctlr_el1, %0" : : "r" (val) : "cc"); 760ae76531SDavid Feng else if (el == 2) 770ae76531SDavid Feng asm volatile("msr sctlr_el2, %0" : : "r" (val) : "cc"); 780ae76531SDavid Feng else 790ae76531SDavid Feng asm volatile("msr sctlr_el3, %0" : : "r" (val) : "cc"); 800ae76531SDavid Feng 810ae76531SDavid Feng asm volatile("isb"); 820ae76531SDavid Feng } 830ae76531SDavid Feng 84ba5648cdSSergey Temerkhanov static inline unsigned long read_mpidr(void) 85ba5648cdSSergey Temerkhanov { 86ba5648cdSSergey Temerkhanov unsigned long val; 87ba5648cdSSergey Temerkhanov 88ba5648cdSSergey Temerkhanov asm volatile("mrs %0, mpidr_el1" : "=r" (val)); 89ba5648cdSSergey Temerkhanov 90ba5648cdSSergey Temerkhanov return val; 91ba5648cdSSergey Temerkhanov } 92ba5648cdSSergey Temerkhanov 93ba5648cdSSergey Temerkhanov #define BSP_COREID 0 94ba5648cdSSergey Temerkhanov 950ae76531SDavid Feng void __asm_flush_dcache_all(void); 961e6ad55cSYork Sun void __asm_invalidate_dcache_all(void); 970ae76531SDavid Feng void __asm_flush_dcache_range(u64 start, u64 end); 980ae76531SDavid Feng void __asm_invalidate_tlb_all(void); 990ae76531SDavid Feng void __asm_invalidate_icache_all(void); 100dcd468b8SYork Sun int __asm_flush_l3_cache(void); 1015e2ec773SAlexander Graf void __asm_switch_ttbr(u64 new_ttbr); 1020ae76531SDavid Feng 1030ae76531SDavid Feng void armv8_switch_to_el2(void); 1040ae76531SDavid Feng void armv8_switch_to_el1(void); 1050ae76531SDavid Feng void gic_init(void); 1060ae76531SDavid Feng void gic_send_sgi(unsigned long sgino); 1070ae76531SDavid Feng void wait_for_wakeup(void); 10873169874SIan Campbell void protect_secure_region(void); 1090ae76531SDavid Feng void smp_kick_all_cpus(void); 1100ae76531SDavid Feng 1112f78eae5SYork Sun void flush_l3_cache(void); 1122f78eae5SYork Sun 113a5b9fa30SSergey Temerkhanov /* 114a5b9fa30SSergey Temerkhanov *Issue a hypervisor call in accordance with ARM "SMC Calling convention", 115a5b9fa30SSergey Temerkhanov * DEN0028A 116a5b9fa30SSergey Temerkhanov * 117a5b9fa30SSergey Temerkhanov * @args: input and output arguments 118a5b9fa30SSergey Temerkhanov * 119a5b9fa30SSergey Temerkhanov */ 120a5b9fa30SSergey Temerkhanov void hvc_call(struct pt_regs *args); 121a5b9fa30SSergey Temerkhanov 122a5b9fa30SSergey Temerkhanov /* 123a5b9fa30SSergey Temerkhanov *Issue a secure monitor call in accordance with ARM "SMC Calling convention", 124a5b9fa30SSergey Temerkhanov * DEN0028A 125a5b9fa30SSergey Temerkhanov * 126a5b9fa30SSergey Temerkhanov * @args: input and output arguments 127a5b9fa30SSergey Temerkhanov * 128a5b9fa30SSergey Temerkhanov */ 129a5b9fa30SSergey Temerkhanov void smc_call(struct pt_regs *args); 130a5b9fa30SSergey Temerkhanov 131*5a07abb3SBeniamino Galvani void __noreturn psci_system_reset(bool smc); 132*5a07abb3SBeniamino Galvani 1330ae76531SDavid Feng #endif /* __ASSEMBLY__ */ 1340ae76531SDavid Feng 1350ae76531SDavid Feng #else /* CONFIG_ARM64 */ 1360ae76531SDavid Feng 137819833afSPeter Tyser #ifdef __KERNEL__ 138819833afSPeter Tyser 139819833afSPeter Tyser #define CPU_ARCH_UNKNOWN 0 140819833afSPeter Tyser #define CPU_ARCH_ARMv3 1 141819833afSPeter Tyser #define CPU_ARCH_ARMv4 2 142819833afSPeter Tyser #define CPU_ARCH_ARMv4T 3 143819833afSPeter Tyser #define CPU_ARCH_ARMv5 4 144819833afSPeter Tyser #define CPU_ARCH_ARMv5T 5 145819833afSPeter Tyser #define CPU_ARCH_ARMv5TE 6 146819833afSPeter Tyser #define CPU_ARCH_ARMv5TEJ 7 147819833afSPeter Tyser #define CPU_ARCH_ARMv6 8 148819833afSPeter Tyser #define CPU_ARCH_ARMv7 9 149819833afSPeter Tyser 150819833afSPeter Tyser /* 151819833afSPeter Tyser * CR1 bits (CP#15 CR1) 152819833afSPeter Tyser */ 153819833afSPeter Tyser #define CR_M (1 << 0) /* MMU enable */ 154819833afSPeter Tyser #define CR_A (1 << 1) /* Alignment abort enable */ 155819833afSPeter Tyser #define CR_C (1 << 2) /* Dcache enable */ 156819833afSPeter Tyser #define CR_W (1 << 3) /* Write buffer enable */ 157819833afSPeter Tyser #define CR_P (1 << 4) /* 32-bit exception handler */ 158819833afSPeter Tyser #define CR_D (1 << 5) /* 32-bit data address range */ 159819833afSPeter Tyser #define CR_L (1 << 6) /* Implementation defined */ 160819833afSPeter Tyser #define CR_B (1 << 7) /* Big endian */ 161819833afSPeter Tyser #define CR_S (1 << 8) /* System MMU protection */ 162819833afSPeter Tyser #define CR_R (1 << 9) /* ROM MMU protection */ 163819833afSPeter Tyser #define CR_F (1 << 10) /* Implementation defined */ 164819833afSPeter Tyser #define CR_Z (1 << 11) /* Implementation defined */ 165819833afSPeter Tyser #define CR_I (1 << 12) /* Icache enable */ 166819833afSPeter Tyser #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */ 167819833afSPeter Tyser #define CR_RR (1 << 14) /* Round Robin cache replacement */ 168819833afSPeter Tyser #define CR_L4 (1 << 15) /* LDR pc can set T bit */ 169819833afSPeter Tyser #define CR_DT (1 << 16) 170819833afSPeter Tyser #define CR_IT (1 << 18) 171819833afSPeter Tyser #define CR_ST (1 << 19) 172819833afSPeter Tyser #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */ 173819833afSPeter Tyser #define CR_U (1 << 22) /* Unaligned access operation */ 174819833afSPeter Tyser #define CR_XP (1 << 23) /* Extended page tables */ 175819833afSPeter Tyser #define CR_VE (1 << 24) /* Vectored interrupts */ 176819833afSPeter Tyser #define CR_EE (1 << 25) /* Exception (Big) Endian */ 177819833afSPeter Tyser #define CR_TRE (1 << 28) /* TEX remap enable */ 178819833afSPeter Tyser #define CR_AFE (1 << 29) /* Access flag enable */ 179819833afSPeter Tyser #define CR_TE (1 << 30) /* Thumb exception enable */ 180819833afSPeter Tyser 181d990f5c8SAlexander Graf #if defined(CONFIG_ARMV7_LPAE) && !defined(PGTABLE_SIZE) 182d990f5c8SAlexander Graf #define PGTABLE_SIZE (4096 * 5) 183d990f5c8SAlexander Graf #elif !defined(PGTABLE_SIZE) 1840ae76531SDavid Feng #define PGTABLE_SIZE (4096 * 4) 18594f7ff36SSergey Temerkhanov #endif 1860ae76531SDavid Feng 187819833afSPeter Tyser /* 188819833afSPeter Tyser * This is used to ensure the compiler did actually allocate the register we 189819833afSPeter Tyser * asked it for some inline assembly sequences. Apparently we can't trust 190819833afSPeter Tyser * the compiler from one version to another so a bit of paranoia won't hurt. 191819833afSPeter Tyser * This string is meant to be concatenated with the inline asm string and 192819833afSPeter Tyser * will cause compilation to stop on mismatch. 193819833afSPeter Tyser * (for details, see gcc PR 15089) 194819833afSPeter Tyser */ 195819833afSPeter Tyser #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t" 196819833afSPeter Tyser 197819833afSPeter Tyser #ifndef __ASSEMBLY__ 198819833afSPeter Tyser 199e11c6c27SSimon Glass /** 200e11c6c27SSimon Glass * save_boot_params() - Save boot parameters before starting reset sequence 201e11c6c27SSimon Glass * 202e11c6c27SSimon Glass * If you provide this function it will be called immediately U-Boot starts, 203e11c6c27SSimon Glass * both for SPL and U-Boot proper. 204e11c6c27SSimon Glass * 205e11c6c27SSimon Glass * All registers are unchanged from U-Boot entry. No registers need be 206e11c6c27SSimon Glass * preserved. 207e11c6c27SSimon Glass * 208e11c6c27SSimon Glass * This is not a normal C function. There is no stack. Return by branching to 209e11c6c27SSimon Glass * save_boot_params_ret. 210e11c6c27SSimon Glass * 211e11c6c27SSimon Glass * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3); 212e11c6c27SSimon Glass */ 213e11c6c27SSimon Glass 21455199121SSimon Glass /** 21555199121SSimon Glass * save_boot_params_ret() - Return from save_boot_params() 21655199121SSimon Glass * 21755199121SSimon Glass * If you provide save_boot_params(), then you should jump back to this 21855199121SSimon Glass * function when done. Try to preserve all registers. 21955199121SSimon Glass * 22055199121SSimon Glass * If your implementation of save_boot_params() is in C then it is acceptable 22155199121SSimon Glass * to simply call save_boot_params_ret() at the end of your function. Since 22255199121SSimon Glass * there is no link register set up, you cannot just exit the function. U-Boot 22355199121SSimon Glass * will return to the (initialised) value of lr, and likely crash/hang. 22455199121SSimon Glass * 22555199121SSimon Glass * If your implementation of save_boot_params() is in assembler then you 22655199121SSimon Glass * should use 'b' or 'bx' to return to save_boot_params_ret. 22755199121SSimon Glass */ 22855199121SSimon Glass void save_boot_params_ret(void); 22955199121SSimon Glass 230819833afSPeter Tyser #define isb() __asm__ __volatile__ ("" : : : "memory") 231819833afSPeter Tyser 232819833afSPeter Tyser #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t"); 233819833afSPeter Tyser 2342ff467c0SRob Herring #ifdef __ARM_ARCH_7A__ 2352ff467c0SRob Herring #define wfi() __asm__ __volatile__ ("wfi" : : : "memory") 2362ff467c0SRob Herring #else 2372ff467c0SRob Herring #define wfi() 2382ff467c0SRob Herring #endif 2392ff467c0SRob Herring 240d990f5c8SAlexander Graf static inline unsigned long get_cpsr(void) 241d990f5c8SAlexander Graf { 242d990f5c8SAlexander Graf unsigned long cpsr; 243d990f5c8SAlexander Graf 244d990f5c8SAlexander Graf asm volatile("mrs %0, cpsr" : "=r"(cpsr): ); 245d990f5c8SAlexander Graf return cpsr; 246d990f5c8SAlexander Graf } 247d990f5c8SAlexander Graf 248d990f5c8SAlexander Graf static inline int is_hyp(void) 249d990f5c8SAlexander Graf { 250d990f5c8SAlexander Graf #ifdef CONFIG_ARMV7_LPAE 251d990f5c8SAlexander Graf /* HYP mode requires LPAE ... */ 252d990f5c8SAlexander Graf return ((get_cpsr() & 0x1f) == 0x1a); 253d990f5c8SAlexander Graf #else 254d990f5c8SAlexander Graf /* ... so without LPAE support we can optimize all hyp code away */ 255d990f5c8SAlexander Graf return 0; 256d990f5c8SAlexander Graf #endif 257d990f5c8SAlexander Graf } 258d990f5c8SAlexander Graf 259819833afSPeter Tyser static inline unsigned int get_cr(void) 260819833afSPeter Tyser { 261819833afSPeter Tyser unsigned int val; 262d990f5c8SAlexander Graf 263d990f5c8SAlexander Graf if (is_hyp()) 264d990f5c8SAlexander Graf asm volatile("mrc p15, 4, %0, c1, c0, 0 @ get CR" : "=r" (val) 265d990f5c8SAlexander Graf : 266d990f5c8SAlexander Graf : "cc"); 267d990f5c8SAlexander Graf else 268d990f5c8SAlexander Graf asm volatile("mrc p15, 0, %0, c1, c0, 0 @ get CR" : "=r" (val) 269d990f5c8SAlexander Graf : 270d990f5c8SAlexander Graf : "cc"); 271819833afSPeter Tyser return val; 272819833afSPeter Tyser } 273819833afSPeter Tyser 274819833afSPeter Tyser static inline void set_cr(unsigned int val) 275819833afSPeter Tyser { 276d990f5c8SAlexander Graf if (is_hyp()) 277d990f5c8SAlexander Graf asm volatile("mcr p15, 4, %0, c1, c0, 0 @ set CR" : 278d990f5c8SAlexander Graf : "r" (val) 279d990f5c8SAlexander Graf : "cc"); 280d990f5c8SAlexander Graf else 281d990f5c8SAlexander Graf asm volatile("mcr p15, 0, %0, c1, c0, 0 @ set CR" : 282d990f5c8SAlexander Graf : "r" (val) 283d990f5c8SAlexander Graf : "cc"); 284819833afSPeter Tyser isb(); 285819833afSPeter Tyser } 286819833afSPeter Tyser 287de63ac27SR Sricharan static inline unsigned int get_dacr(void) 288de63ac27SR Sricharan { 289de63ac27SR Sricharan unsigned int val; 290de63ac27SR Sricharan asm("mrc p15, 0, %0, c3, c0, 0 @ get DACR" : "=r" (val) : : "cc"); 291de63ac27SR Sricharan return val; 292de63ac27SR Sricharan } 293de63ac27SR Sricharan 294de63ac27SR Sricharan static inline void set_dacr(unsigned int val) 295de63ac27SR Sricharan { 296de63ac27SR Sricharan asm volatile("mcr p15, 0, %0, c3, c0, 0 @ set DACR" 297de63ac27SR Sricharan : : "r" (val) : "cc"); 298de63ac27SR Sricharan isb(); 299de63ac27SR Sricharan } 300de63ac27SR Sricharan 301d990f5c8SAlexander Graf #ifdef CONFIG_ARMV7_LPAE 302d990f5c8SAlexander Graf /* Long-Descriptor Translation Table Level 1/2 Bits */ 303d990f5c8SAlexander Graf #define TTB_SECT_XN_MASK (1ULL << 54) 304d990f5c8SAlexander Graf #define TTB_SECT_NG_MASK (1 << 11) 305d990f5c8SAlexander Graf #define TTB_SECT_AF (1 << 10) 306d990f5c8SAlexander Graf #define TTB_SECT_SH_MASK (3 << 8) 307d990f5c8SAlexander Graf #define TTB_SECT_NS_MASK (1 << 5) 308d990f5c8SAlexander Graf #define TTB_SECT_AP (1 << 6) 309d990f5c8SAlexander Graf /* Note: TTB AP bits are set elsewhere */ 310d990f5c8SAlexander Graf #define TTB_SECT_MAIR(x) ((x & 0x7) << 2) /* Index into MAIR */ 311d990f5c8SAlexander Graf #define TTB_SECT (1 << 0) 312d990f5c8SAlexander Graf #define TTB_PAGETABLE (3 << 0) 313d990f5c8SAlexander Graf 314d990f5c8SAlexander Graf /* TTBCR flags */ 315d990f5c8SAlexander Graf #define TTBCR_EAE (1 << 31) 316d990f5c8SAlexander Graf #define TTBCR_T0SZ(x) ((x) << 0) 317d990f5c8SAlexander Graf #define TTBCR_T1SZ(x) ((x) << 16) 318d990f5c8SAlexander Graf #define TTBCR_USING_TTBR0 (TTBCR_T0SZ(0) | TTBCR_T1SZ(0)) 319d990f5c8SAlexander Graf #define TTBCR_IRGN0_NC (0 << 8) 320d990f5c8SAlexander Graf #define TTBCR_IRGN0_WBWA (1 << 8) 321d990f5c8SAlexander Graf #define TTBCR_IRGN0_WT (2 << 8) 322d990f5c8SAlexander Graf #define TTBCR_IRGN0_WBNWA (3 << 8) 323d990f5c8SAlexander Graf #define TTBCR_IRGN0_MASK (3 << 8) 324d990f5c8SAlexander Graf #define TTBCR_ORGN0_NC (0 << 10) 325d990f5c8SAlexander Graf #define TTBCR_ORGN0_WBWA (1 << 10) 326d990f5c8SAlexander Graf #define TTBCR_ORGN0_WT (2 << 10) 327d990f5c8SAlexander Graf #define TTBCR_ORGN0_WBNWA (3 << 10) 328d990f5c8SAlexander Graf #define TTBCR_ORGN0_MASK (3 << 10) 329d990f5c8SAlexander Graf #define TTBCR_SHARED_NON (0 << 12) 330d990f5c8SAlexander Graf #define TTBCR_SHARED_OUTER (2 << 12) 331d990f5c8SAlexander Graf #define TTBCR_SHARED_INNER (3 << 12) 332d990f5c8SAlexander Graf #define TTBCR_EPD0 (0 << 7) 333d990f5c8SAlexander Graf 334d990f5c8SAlexander Graf /* 335d990f5c8SAlexander Graf * Memory types 336d990f5c8SAlexander Graf */ 337d990f5c8SAlexander Graf #define MEMORY_ATTRIBUTES ((0x00 << (0 * 8)) | (0x88 << (1 * 8)) | \ 338d990f5c8SAlexander Graf (0xcc << (2 * 8)) | (0xff << (3 * 8))) 339d990f5c8SAlexander Graf 340d990f5c8SAlexander Graf /* options available for data cache on each page */ 341d990f5c8SAlexander Graf enum dcache_option { 342d990f5c8SAlexander Graf DCACHE_OFF = TTB_SECT | TTB_SECT_MAIR(0), 343d990f5c8SAlexander Graf DCACHE_WRITETHROUGH = TTB_SECT | TTB_SECT_MAIR(1), 344d990f5c8SAlexander Graf DCACHE_WRITEBACK = TTB_SECT | TTB_SECT_MAIR(2), 345d990f5c8SAlexander Graf DCACHE_WRITEALLOC = TTB_SECT | TTB_SECT_MAIR(3), 346d990f5c8SAlexander Graf }; 347d990f5c8SAlexander Graf #elif defined(CONFIG_CPU_V7) 34897840b5dSBryan Brinsko /* Short-Descriptor Translation Table Level 1 Bits */ 34997840b5dSBryan Brinsko #define TTB_SECT_NS_MASK (1 << 19) 35097840b5dSBryan Brinsko #define TTB_SECT_NG_MASK (1 << 17) 35197840b5dSBryan Brinsko #define TTB_SECT_S_MASK (1 << 16) 35297840b5dSBryan Brinsko /* Note: TTB AP bits are set elsewhere */ 353d990f5c8SAlexander Graf #define TTB_SECT_AP (3 << 10) 35497840b5dSBryan Brinsko #define TTB_SECT_TEX(x) ((x & 0x7) << 12) 35597840b5dSBryan Brinsko #define TTB_SECT_DOMAIN(x) ((x & 0xf) << 5) 35697840b5dSBryan Brinsko #define TTB_SECT_XN_MASK (1 << 4) 35797840b5dSBryan Brinsko #define TTB_SECT_C_MASK (1 << 3) 35897840b5dSBryan Brinsko #define TTB_SECT_B_MASK (1 << 2) 35997840b5dSBryan Brinsko #define TTB_SECT (2 << 0) 36097840b5dSBryan Brinsko 36197840b5dSBryan Brinsko /* options available for data cache on each page */ 36297840b5dSBryan Brinsko enum dcache_option { 3638890c2fbSMarek Vasut DCACHE_OFF = TTB_SECT_DOMAIN(0) | TTB_SECT_XN_MASK | TTB_SECT, 36497840b5dSBryan Brinsko DCACHE_WRITETHROUGH = DCACHE_OFF | TTB_SECT_C_MASK, 36597840b5dSBryan Brinsko DCACHE_WRITEBACK = DCACHE_WRITETHROUGH | TTB_SECT_B_MASK, 36697840b5dSBryan Brinsko DCACHE_WRITEALLOC = DCACHE_WRITEBACK | TTB_SECT_TEX(1), 36797840b5dSBryan Brinsko }; 36897840b5dSBryan Brinsko #else 369d990f5c8SAlexander Graf #define TTB_SECT_AP (3 << 10) 3700dde7f53SSimon Glass /* options available for data cache on each page */ 3710dde7f53SSimon Glass enum dcache_option { 3720dde7f53SSimon Glass DCACHE_OFF = 0x12, 3730dde7f53SSimon Glass DCACHE_WRITETHROUGH = 0x1a, 3740dde7f53SSimon Glass DCACHE_WRITEBACK = 0x1e, 375ff7e9700SMarek Vasut DCACHE_WRITEALLOC = 0x16, 3760dde7f53SSimon Glass }; 37797840b5dSBryan Brinsko #endif 3780dde7f53SSimon Glass 3790dde7f53SSimon Glass /* Size of an MMU section */ 3800dde7f53SSimon Glass enum { 381d990f5c8SAlexander Graf #ifdef CONFIG_ARMV7_LPAE 382d990f5c8SAlexander Graf MMU_SECTION_SHIFT = 21, /* 2MB */ 383d990f5c8SAlexander Graf #else 384d990f5c8SAlexander Graf MMU_SECTION_SHIFT = 20, /* 1MB */ 385d990f5c8SAlexander Graf #endif 3860dde7f53SSimon Glass MMU_SECTION_SIZE = 1 << MMU_SECTION_SHIFT, 3870dde7f53SSimon Glass }; 3880dde7f53SSimon Glass 389a592e6fbSMarek Vasut #ifdef CONFIG_CPU_V7 39097840b5dSBryan Brinsko /* TTBR0 bits */ 39197840b5dSBryan Brinsko #define TTBR0_BASE_ADDR_MASK 0xFFFFC000 39297840b5dSBryan Brinsko #define TTBR0_RGN_NC (0 << 3) 39397840b5dSBryan Brinsko #define TTBR0_RGN_WBWA (1 << 3) 39497840b5dSBryan Brinsko #define TTBR0_RGN_WT (2 << 3) 39597840b5dSBryan Brinsko #define TTBR0_RGN_WB (3 << 3) 39697840b5dSBryan Brinsko /* TTBR0[6] is IRGN[0] and TTBR[0] is IRGN[1] */ 39797840b5dSBryan Brinsko #define TTBR0_IRGN_NC (0 << 0 | 0 << 6) 39897840b5dSBryan Brinsko #define TTBR0_IRGN_WBWA (0 << 0 | 1 << 6) 39997840b5dSBryan Brinsko #define TTBR0_IRGN_WT (1 << 0 | 0 << 6) 40097840b5dSBryan Brinsko #define TTBR0_IRGN_WB (1 << 0 | 1 << 6) 40197840b5dSBryan Brinsko #endif 40297840b5dSBryan Brinsko 4030dde7f53SSimon Glass /** 4040dde7f53SSimon Glass * Register an update to the page tables, and flush the TLB 4050dde7f53SSimon Glass * 4060dde7f53SSimon Glass * \param start start address of update in page table 4070dde7f53SSimon Glass * \param stop stop address of update in page table 4080dde7f53SSimon Glass */ 4090dde7f53SSimon Glass void mmu_page_table_flush(unsigned long start, unsigned long stop); 4100dde7f53SSimon Glass 411819833afSPeter Tyser #endif /* __ASSEMBLY__ */ 412819833afSPeter Tyser 413819833afSPeter Tyser #define arch_align_stack(x) (x) 414819833afSPeter Tyser 415819833afSPeter Tyser #endif /* __KERNEL__ */ 416819833afSPeter Tyser 4170ae76531SDavid Feng #endif /* CONFIG_ARM64 */ 4180ae76531SDavid Feng 419dad17fd5SSiva Durga Prasad Paladugu #ifndef __ASSEMBLY__ 420dad17fd5SSiva Durga Prasad Paladugu /** 421dad17fd5SSiva Durga Prasad Paladugu * Change the cache settings for a region. 422dad17fd5SSiva Durga Prasad Paladugu * 423dad17fd5SSiva Durga Prasad Paladugu * \param start start address of memory region to change 424dad17fd5SSiva Durga Prasad Paladugu * \param size size of memory region to change 425dad17fd5SSiva Durga Prasad Paladugu * \param option dcache option to select 426dad17fd5SSiva Durga Prasad Paladugu */ 427dad17fd5SSiva Durga Prasad Paladugu void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size, 428dad17fd5SSiva Durga Prasad Paladugu enum dcache_option option); 429dad17fd5SSiva Durga Prasad Paladugu 43088f965d7SStephen Warren #ifdef CONFIG_SYS_NONCACHED_MEMORY 43188f965d7SStephen Warren void noncached_init(void); 43288f965d7SStephen Warren phys_addr_t noncached_alloc(size_t size, size_t align); 43388f965d7SStephen Warren #endif /* CONFIG_SYS_NONCACHED_MEMORY */ 43488f965d7SStephen Warren 435dad17fd5SSiva Durga Prasad Paladugu #endif /* __ASSEMBLY__ */ 436dad17fd5SSiva Durga Prasad Paladugu 437819833afSPeter Tyser #endif 438