xref: /openbmc/u-boot/arch/arm/include/asm/emif.h (revision e18cd3d7963dd513b750b35bafe6bfe5b0b038a5)
1bb772a59SSricharan /*
2bb772a59SSricharan  * OMAP44xx EMIF header
3bb772a59SSricharan  *
4bb772a59SSricharan  * Copyright (C) 2009-2010 Texas Instruments, Inc.
5bb772a59SSricharan  *
6bb772a59SSricharan  * Aneesh V <aneesh@ti.com>
7bb772a59SSricharan  *
8bb772a59SSricharan  * This program is free software; you can redistribute it and/or modify
9bb772a59SSricharan  * it under the terms of the GNU General Public License version 2 as
10bb772a59SSricharan  * published by the Free Software Foundation.
11bb772a59SSricharan  */
12bb772a59SSricharan 
13bb772a59SSricharan #ifndef _EMIF_H_
14bb772a59SSricharan #define _EMIF_H_
15bb772a59SSricharan #include <asm/types.h>
16bb772a59SSricharan #include <common.h>
17d3daba10SLokesh Vutla #include <asm/io.h>
18bb772a59SSricharan 
19bb772a59SSricharan /* Base address */
20bb772a59SSricharan #define EMIF1_BASE				0x4c000000
21bb772a59SSricharan #define EMIF2_BASE				0x4d000000
22bb772a59SSricharan 
23d3daba10SLokesh Vutla #define EMIF_4D					0x4
24d3daba10SLokesh Vutla #define EMIF_4D5				0x5
25d3daba10SLokesh Vutla 
26fda35eb9STom Rini /* Registers shifts, masks and values */
27bb772a59SSricharan 
28bb772a59SSricharan /* EMIF_MOD_ID_REV */
29bb772a59SSricharan #define EMIF_REG_SCHEME_SHIFT			30
30bb772a59SSricharan #define EMIF_REG_SCHEME_MASK			(0x3 << 30)
31bb772a59SSricharan #define EMIF_REG_MODULE_ID_SHIFT			16
32bb772a59SSricharan #define EMIF_REG_MODULE_ID_MASK			(0xfff << 16)
33bb772a59SSricharan #define EMIF_REG_RTL_VERSION_SHIFT			11
34bb772a59SSricharan #define EMIF_REG_RTL_VERSION_MASK			(0x1f << 11)
35bb772a59SSricharan #define EMIF_REG_MAJOR_REVISION_SHIFT		8
36bb772a59SSricharan #define EMIF_REG_MAJOR_REVISION_MASK		(0x7 << 8)
37bb772a59SSricharan #define EMIF_REG_MINOR_REVISION_SHIFT		0
38bb772a59SSricharan #define EMIF_REG_MINOR_REVISION_MASK		(0x3f << 0)
39bb772a59SSricharan 
40bb772a59SSricharan /* STATUS */
41bb772a59SSricharan #define EMIF_REG_BE_SHIFT				31
42bb772a59SSricharan #define EMIF_REG_BE_MASK				(1 << 31)
43bb772a59SSricharan #define EMIF_REG_DUAL_CLK_MODE_SHIFT		30
44bb772a59SSricharan #define EMIF_REG_DUAL_CLK_MODE_MASK			(1 << 30)
45bb772a59SSricharan #define EMIF_REG_FAST_INIT_SHIFT			29
46bb772a59SSricharan #define EMIF_REG_FAST_INIT_MASK			(1 << 29)
476213db78SLokesh Vutla #define EMIF_REG_LEVLING_TO_SHIFT		4
486213db78SLokesh Vutla #define EMIF_REG_LEVELING_TO_MASK		(7 << 4)
49bb772a59SSricharan #define EMIF_REG_PHY_DLL_READY_SHIFT		2
50bb772a59SSricharan #define EMIF_REG_PHY_DLL_READY_MASK			(1 << 2)
51bb772a59SSricharan 
52bb772a59SSricharan /* SDRAM_CONFIG */
53bb772a59SSricharan #define EMIF_REG_SDRAM_TYPE_SHIFT			29
54bb772a59SSricharan #define EMIF_REG_SDRAM_TYPE_MASK			(0x7 << 29)
55fda35eb9STom Rini #define EMIF_REG_SDRAM_TYPE_DDR1			0
56fda35eb9STom Rini #define EMIF_REG_SDRAM_TYPE_LPDDR1			1
57fda35eb9STom Rini #define EMIF_REG_SDRAM_TYPE_DDR2			2
58fda35eb9STom Rini #define EMIF_REG_SDRAM_TYPE_DDR3			3
59fda35eb9STom Rini #define EMIF_REG_SDRAM_TYPE_LPDDR2_S4			4
60fda35eb9STom Rini #define EMIF_REG_SDRAM_TYPE_LPDDR2_S2			5
61bb772a59SSricharan #define EMIF_REG_IBANK_POS_SHIFT			27
62bb772a59SSricharan #define EMIF_REG_IBANK_POS_MASK			(0x3 << 27)
63bb772a59SSricharan #define EMIF_REG_DDR_TERM_SHIFT			24
64bb772a59SSricharan #define EMIF_REG_DDR_TERM_MASK			(0x7 << 24)
65bb772a59SSricharan #define EMIF_REG_DDR2_DDQS_SHIFT			23
66bb772a59SSricharan #define EMIF_REG_DDR2_DDQS_MASK			(1 << 23)
67bb772a59SSricharan #define EMIF_REG_DYN_ODT_SHIFT			21
68bb772a59SSricharan #define EMIF_REG_DYN_ODT_MASK			(0x3 << 21)
69bb772a59SSricharan #define EMIF_REG_DDR_DISABLE_DLL_SHIFT		20
70bb772a59SSricharan #define EMIF_REG_DDR_DISABLE_DLL_MASK		(1 << 20)
71bb772a59SSricharan #define EMIF_REG_SDRAM_DRIVE_SHIFT			18
72bb772a59SSricharan #define EMIF_REG_SDRAM_DRIVE_MASK			(0x3 << 18)
73bb772a59SSricharan #define EMIF_REG_CWL_SHIFT				16
74bb772a59SSricharan #define EMIF_REG_CWL_MASK				(0x3 << 16)
75bb772a59SSricharan #define EMIF_REG_NARROW_MODE_SHIFT			14
76bb772a59SSricharan #define EMIF_REG_NARROW_MODE_MASK			(0x3 << 14)
77bb772a59SSricharan #define EMIF_REG_CL_SHIFT				10
78bb772a59SSricharan #define EMIF_REG_CL_MASK				(0xf << 10)
79bb772a59SSricharan #define EMIF_REG_ROWSIZE_SHIFT			7
80bb772a59SSricharan #define EMIF_REG_ROWSIZE_MASK			(0x7 << 7)
81bb772a59SSricharan #define EMIF_REG_IBANK_SHIFT			4
82bb772a59SSricharan #define EMIF_REG_IBANK_MASK				(0x7 << 4)
83bb772a59SSricharan #define EMIF_REG_EBANK_SHIFT			3
84bb772a59SSricharan #define EMIF_REG_EBANK_MASK				(1 << 3)
85bb772a59SSricharan #define EMIF_REG_PAGESIZE_SHIFT			0
86bb772a59SSricharan #define EMIF_REG_PAGESIZE_MASK			(0x7 << 0)
87bb772a59SSricharan 
88bb772a59SSricharan /* SDRAM_CONFIG_2 */
89bb772a59SSricharan #define EMIF_REG_CS1NVMEN_SHIFT			30
90bb772a59SSricharan #define EMIF_REG_CS1NVMEN_MASK			(1 << 30)
91bb772a59SSricharan #define EMIF_REG_EBANK_POS_SHIFT			27
92bb772a59SSricharan #define EMIF_REG_EBANK_POS_MASK			(1 << 27)
93bb772a59SSricharan #define EMIF_REG_RDBNUM_SHIFT			4
94bb772a59SSricharan #define EMIF_REG_RDBNUM_MASK			(0x3 << 4)
95bb772a59SSricharan #define EMIF_REG_RDBSIZE_SHIFT			0
96bb772a59SSricharan #define EMIF_REG_RDBSIZE_MASK			(0x7 << 0)
97bb772a59SSricharan 
98bb772a59SSricharan /* SDRAM_REF_CTRL */
99bb772a59SSricharan #define EMIF_REG_INITREF_DIS_SHIFT			31
100bb772a59SSricharan #define EMIF_REG_INITREF_DIS_MASK			(1 << 31)
101bb772a59SSricharan #define EMIF_REG_SRT_SHIFT				29
102bb772a59SSricharan #define EMIF_REG_SRT_MASK				(1 << 29)
103bb772a59SSricharan #define EMIF_REG_ASR_SHIFT				28
104bb772a59SSricharan #define EMIF_REG_ASR_MASK				(1 << 28)
105bb772a59SSricharan #define EMIF_REG_PASR_SHIFT				24
106bb772a59SSricharan #define EMIF_REG_PASR_MASK				(0x7 << 24)
107bb772a59SSricharan #define EMIF_REG_REFRESH_RATE_SHIFT			0
108bb772a59SSricharan #define EMIF_REG_REFRESH_RATE_MASK			(0xffff << 0)
109bb772a59SSricharan 
110bb772a59SSricharan /* SDRAM_REF_CTRL_SHDW */
111bb772a59SSricharan #define EMIF_REG_REFRESH_RATE_SHDW_SHIFT		0
112bb772a59SSricharan #define EMIF_REG_REFRESH_RATE_SHDW_MASK		(0xffff << 0)
113bb772a59SSricharan 
114bb772a59SSricharan /* SDRAM_TIM_1 */
115bb772a59SSricharan #define EMIF_REG_T_RP_SHIFT				25
116bb772a59SSricharan #define EMIF_REG_T_RP_MASK				(0xf << 25)
117bb772a59SSricharan #define EMIF_REG_T_RCD_SHIFT			21
118bb772a59SSricharan #define EMIF_REG_T_RCD_MASK				(0xf << 21)
119bb772a59SSricharan #define EMIF_REG_T_WR_SHIFT				17
120bb772a59SSricharan #define EMIF_REG_T_WR_MASK				(0xf << 17)
121bb772a59SSricharan #define EMIF_REG_T_RAS_SHIFT			12
122bb772a59SSricharan #define EMIF_REG_T_RAS_MASK				(0x1f << 12)
123bb772a59SSricharan #define EMIF_REG_T_RC_SHIFT				6
124bb772a59SSricharan #define EMIF_REG_T_RC_MASK				(0x3f << 6)
125bb772a59SSricharan #define EMIF_REG_T_RRD_SHIFT			3
126bb772a59SSricharan #define EMIF_REG_T_RRD_MASK				(0x7 << 3)
127bb772a59SSricharan #define EMIF_REG_T_WTR_SHIFT			0
128bb772a59SSricharan #define EMIF_REG_T_WTR_MASK				(0x7 << 0)
129bb772a59SSricharan 
130bb772a59SSricharan /* SDRAM_TIM_1_SHDW */
131bb772a59SSricharan #define EMIF_REG_T_RP_SHDW_SHIFT			25
132bb772a59SSricharan #define EMIF_REG_T_RP_SHDW_MASK			(0xf << 25)
133bb772a59SSricharan #define EMIF_REG_T_RCD_SHDW_SHIFT			21
134bb772a59SSricharan #define EMIF_REG_T_RCD_SHDW_MASK			(0xf << 21)
135bb772a59SSricharan #define EMIF_REG_T_WR_SHDW_SHIFT			17
136bb772a59SSricharan #define EMIF_REG_T_WR_SHDW_MASK			(0xf << 17)
137bb772a59SSricharan #define EMIF_REG_T_RAS_SHDW_SHIFT			12
138bb772a59SSricharan #define EMIF_REG_T_RAS_SHDW_MASK			(0x1f << 12)
139bb772a59SSricharan #define EMIF_REG_T_RC_SHDW_SHIFT			6
140bb772a59SSricharan #define EMIF_REG_T_RC_SHDW_MASK			(0x3f << 6)
141bb772a59SSricharan #define EMIF_REG_T_RRD_SHDW_SHIFT			3
142bb772a59SSricharan #define EMIF_REG_T_RRD_SHDW_MASK			(0x7 << 3)
143bb772a59SSricharan #define EMIF_REG_T_WTR_SHDW_SHIFT			0
144bb772a59SSricharan #define EMIF_REG_T_WTR_SHDW_MASK			(0x7 << 0)
145bb772a59SSricharan 
146bb772a59SSricharan /* SDRAM_TIM_2 */
147bb772a59SSricharan #define EMIF_REG_T_XP_SHIFT				28
148bb772a59SSricharan #define EMIF_REG_T_XP_MASK				(0x7 << 28)
149bb772a59SSricharan #define EMIF_REG_T_ODT_SHIFT			25
150bb772a59SSricharan #define EMIF_REG_T_ODT_MASK				(0x7 << 25)
151bb772a59SSricharan #define EMIF_REG_T_XSNR_SHIFT			16
152bb772a59SSricharan #define EMIF_REG_T_XSNR_MASK			(0x1ff << 16)
153bb772a59SSricharan #define EMIF_REG_T_XSRD_SHIFT			6
154bb772a59SSricharan #define EMIF_REG_T_XSRD_MASK			(0x3ff << 6)
155bb772a59SSricharan #define EMIF_REG_T_RTP_SHIFT			3
156bb772a59SSricharan #define EMIF_REG_T_RTP_MASK				(0x7 << 3)
157bb772a59SSricharan #define EMIF_REG_T_CKE_SHIFT			0
158bb772a59SSricharan #define EMIF_REG_T_CKE_MASK				(0x7 << 0)
159bb772a59SSricharan 
160bb772a59SSricharan /* SDRAM_TIM_2_SHDW */
161bb772a59SSricharan #define EMIF_REG_T_XP_SHDW_SHIFT			28
162bb772a59SSricharan #define EMIF_REG_T_XP_SHDW_MASK			(0x7 << 28)
163bb772a59SSricharan #define EMIF_REG_T_ODT_SHDW_SHIFT			25
164bb772a59SSricharan #define EMIF_REG_T_ODT_SHDW_MASK			(0x7 << 25)
165bb772a59SSricharan #define EMIF_REG_T_XSNR_SHDW_SHIFT			16
166bb772a59SSricharan #define EMIF_REG_T_XSNR_SHDW_MASK			(0x1ff << 16)
167bb772a59SSricharan #define EMIF_REG_T_XSRD_SHDW_SHIFT			6
168bb772a59SSricharan #define EMIF_REG_T_XSRD_SHDW_MASK			(0x3ff << 6)
169bb772a59SSricharan #define EMIF_REG_T_RTP_SHDW_SHIFT			3
170bb772a59SSricharan #define EMIF_REG_T_RTP_SHDW_MASK			(0x7 << 3)
171bb772a59SSricharan #define EMIF_REG_T_CKE_SHDW_SHIFT			0
172bb772a59SSricharan #define EMIF_REG_T_CKE_SHDW_MASK			(0x7 << 0)
173bb772a59SSricharan 
174bb772a59SSricharan /* SDRAM_TIM_3 */
175bb772a59SSricharan #define EMIF_REG_T_CKESR_SHIFT			21
176bb772a59SSricharan #define EMIF_REG_T_CKESR_MASK			(0x7 << 21)
177bb772a59SSricharan #define EMIF_REG_ZQ_ZQCS_SHIFT			15
178bb772a59SSricharan #define EMIF_REG_ZQ_ZQCS_MASK			(0x3f << 15)
179bb772a59SSricharan #define EMIF_REG_T_TDQSCKMAX_SHIFT			13
180bb772a59SSricharan #define EMIF_REG_T_TDQSCKMAX_MASK			(0x3 << 13)
181bb772a59SSricharan #define EMIF_REG_T_RFC_SHIFT			4
182bb772a59SSricharan #define EMIF_REG_T_RFC_MASK				(0x1ff << 4)
183bb772a59SSricharan #define EMIF_REG_T_RAS_MAX_SHIFT			0
184bb772a59SSricharan #define EMIF_REG_T_RAS_MAX_MASK			(0xf << 0)
185bb772a59SSricharan 
186bb772a59SSricharan /* SDRAM_TIM_3_SHDW */
187bb772a59SSricharan #define EMIF_REG_T_CKESR_SHDW_SHIFT			21
188bb772a59SSricharan #define EMIF_REG_T_CKESR_SHDW_MASK			(0x7 << 21)
189bb772a59SSricharan #define EMIF_REG_ZQ_ZQCS_SHDW_SHIFT			15
190bb772a59SSricharan #define EMIF_REG_ZQ_ZQCS_SHDW_MASK			(0x3f << 15)
191bb772a59SSricharan #define EMIF_REG_T_TDQSCKMAX_SHDW_SHIFT		13
192bb772a59SSricharan #define EMIF_REG_T_TDQSCKMAX_SHDW_MASK		(0x3 << 13)
193bb772a59SSricharan #define EMIF_REG_T_RFC_SHDW_SHIFT			4
194bb772a59SSricharan #define EMIF_REG_T_RFC_SHDW_MASK			(0x1ff << 4)
195bb772a59SSricharan #define EMIF_REG_T_RAS_MAX_SHDW_SHIFT		0
196bb772a59SSricharan #define EMIF_REG_T_RAS_MAX_SHDW_MASK		(0xf << 0)
197bb772a59SSricharan 
198bb772a59SSricharan /* LPDDR2_NVM_TIM */
199bb772a59SSricharan #define EMIF_REG_NVM_T_XP_SHIFT			28
200bb772a59SSricharan #define EMIF_REG_NVM_T_XP_MASK			(0x7 << 28)
201bb772a59SSricharan #define EMIF_REG_NVM_T_WTR_SHIFT			24
202bb772a59SSricharan #define EMIF_REG_NVM_T_WTR_MASK			(0x7 << 24)
203bb772a59SSricharan #define EMIF_REG_NVM_T_RP_SHIFT			20
204bb772a59SSricharan #define EMIF_REG_NVM_T_RP_MASK			(0xf << 20)
205bb772a59SSricharan #define EMIF_REG_NVM_T_WRA_SHIFT			16
206bb772a59SSricharan #define EMIF_REG_NVM_T_WRA_MASK			(0xf << 16)
207bb772a59SSricharan #define EMIF_REG_NVM_T_RRD_SHIFT			8
208bb772a59SSricharan #define EMIF_REG_NVM_T_RRD_MASK			(0xff << 8)
209bb772a59SSricharan #define EMIF_REG_NVM_T_RCDMIN_SHIFT			0
210bb772a59SSricharan #define EMIF_REG_NVM_T_RCDMIN_MASK			(0xff << 0)
211bb772a59SSricharan 
212bb772a59SSricharan /* LPDDR2_NVM_TIM_SHDW */
213bb772a59SSricharan #define EMIF_REG_NVM_T_XP_SHDW_SHIFT		28
214bb772a59SSricharan #define EMIF_REG_NVM_T_XP_SHDW_MASK			(0x7 << 28)
215bb772a59SSricharan #define EMIF_REG_NVM_T_WTR_SHDW_SHIFT		24
216bb772a59SSricharan #define EMIF_REG_NVM_T_WTR_SHDW_MASK		(0x7 << 24)
217bb772a59SSricharan #define EMIF_REG_NVM_T_RP_SHDW_SHIFT		20
218bb772a59SSricharan #define EMIF_REG_NVM_T_RP_SHDW_MASK			(0xf << 20)
219bb772a59SSricharan #define EMIF_REG_NVM_T_WRA_SHDW_SHIFT		16
220bb772a59SSricharan #define EMIF_REG_NVM_T_WRA_SHDW_MASK		(0xf << 16)
221bb772a59SSricharan #define EMIF_REG_NVM_T_RRD_SHDW_SHIFT		8
222bb772a59SSricharan #define EMIF_REG_NVM_T_RRD_SHDW_MASK		(0xff << 8)
223bb772a59SSricharan #define EMIF_REG_NVM_T_RCDMIN_SHDW_SHIFT		0
224bb772a59SSricharan #define EMIF_REG_NVM_T_RCDMIN_SHDW_MASK		(0xff << 0)
225bb772a59SSricharan 
226bb772a59SSricharan /* PWR_MGMT_CTRL */
227bb772a59SSricharan #define EMIF_REG_IDLEMODE_SHIFT			30
228bb772a59SSricharan #define EMIF_REG_IDLEMODE_MASK			(0x3 << 30)
229bb772a59SSricharan #define EMIF_REG_PD_TIM_SHIFT			12
230bb772a59SSricharan #define EMIF_REG_PD_TIM_MASK			(0xf << 12)
231bb772a59SSricharan #define EMIF_REG_DPD_EN_SHIFT			11
232bb772a59SSricharan #define EMIF_REG_DPD_EN_MASK			(1 << 11)
233bb772a59SSricharan #define EMIF_REG_LP_MODE_SHIFT			8
234bb772a59SSricharan #define EMIF_REG_LP_MODE_MASK			(0x7 << 8)
235bb772a59SSricharan #define EMIF_REG_SR_TIM_SHIFT			4
236bb772a59SSricharan #define EMIF_REG_SR_TIM_MASK			(0xf << 4)
237bb772a59SSricharan #define EMIF_REG_CS_TIM_SHIFT			0
238bb772a59SSricharan #define EMIF_REG_CS_TIM_MASK			(0xf << 0)
239bb772a59SSricharan 
240bb772a59SSricharan /* PWR_MGMT_CTRL_SHDW */
241aaec4487SSRICHARAN R #define EMIF_REG_PD_TIM_SHDW_SHIFT			12
242aaec4487SSRICHARAN R #define EMIF_REG_PD_TIM_SHDW_MASK			(0xf << 12)
243bb772a59SSricharan #define EMIF_REG_SR_TIM_SHDW_SHIFT			4
244bb772a59SSricharan #define EMIF_REG_SR_TIM_SHDW_MASK			(0xf << 4)
245bb772a59SSricharan #define EMIF_REG_CS_TIM_SHDW_SHIFT			0
246bb772a59SSricharan #define EMIF_REG_CS_TIM_SHDW_MASK			(0xf << 0)
247bb772a59SSricharan 
248bb772a59SSricharan /* LPDDR2_MODE_REG_DATA */
249bb772a59SSricharan #define EMIF_REG_VALUE_0_SHIFT			0
250bb772a59SSricharan #define EMIF_REG_VALUE_0_MASK			(0x7f << 0)
251bb772a59SSricharan 
252bb772a59SSricharan /* LPDDR2_MODE_REG_CFG */
253bb772a59SSricharan #define EMIF_REG_CS_SHIFT				31
254bb772a59SSricharan #define EMIF_REG_CS_MASK				(1 << 31)
255bb772a59SSricharan #define EMIF_REG_REFRESH_EN_SHIFT			30
256bb772a59SSricharan #define EMIF_REG_REFRESH_EN_MASK			(1 << 30)
257bb772a59SSricharan #define EMIF_REG_ADDRESS_SHIFT			0
258bb772a59SSricharan #define EMIF_REG_ADDRESS_MASK			(0xff << 0)
259bb772a59SSricharan 
260bb772a59SSricharan /* OCP_CONFIG */
261bb772a59SSricharan #define EMIF_REG_SYS_THRESH_MAX_SHIFT		24
262bb772a59SSricharan #define EMIF_REG_SYS_THRESH_MAX_MASK		(0xf << 24)
263bb772a59SSricharan #define EMIF_REG_MPU_THRESH_MAX_SHIFT		20
264bb772a59SSricharan #define EMIF_REG_MPU_THRESH_MAX_MASK		(0xf << 20)
265bb772a59SSricharan #define EMIF_REG_LL_THRESH_MAX_SHIFT		16
266bb772a59SSricharan #define EMIF_REG_LL_THRESH_MAX_MASK			(0xf << 16)
267bb772a59SSricharan #define EMIF_REG_PR_OLD_COUNT_SHIFT			0
268bb772a59SSricharan #define EMIF_REG_PR_OLD_COUNT_MASK			(0xff << 0)
269bb772a59SSricharan 
270bb772a59SSricharan /* OCP_CFG_VAL_1 */
271bb772a59SSricharan #define EMIF_REG_SYS_BUS_WIDTH_SHIFT		30
272bb772a59SSricharan #define EMIF_REG_SYS_BUS_WIDTH_MASK			(0x3 << 30)
273bb772a59SSricharan #define EMIF_REG_LL_BUS_WIDTH_SHIFT			28
274bb772a59SSricharan #define EMIF_REG_LL_BUS_WIDTH_MASK			(0x3 << 28)
275bb772a59SSricharan #define EMIF_REG_WR_FIFO_DEPTH_SHIFT		8
276bb772a59SSricharan #define EMIF_REG_WR_FIFO_DEPTH_MASK			(0xff << 8)
277bb772a59SSricharan #define EMIF_REG_CMD_FIFO_DEPTH_SHIFT		0
278bb772a59SSricharan #define EMIF_REG_CMD_FIFO_DEPTH_MASK		(0xff << 0)
279bb772a59SSricharan 
280bb772a59SSricharan /* OCP_CFG_VAL_2 */
281bb772a59SSricharan #define EMIF_REG_RREG_FIFO_DEPTH_SHIFT		16
282bb772a59SSricharan #define EMIF_REG_RREG_FIFO_DEPTH_MASK		(0xff << 16)
283bb772a59SSricharan #define EMIF_REG_RSD_FIFO_DEPTH_SHIFT		8
284bb772a59SSricharan #define EMIF_REG_RSD_FIFO_DEPTH_MASK		(0xff << 8)
285bb772a59SSricharan #define EMIF_REG_RCMD_FIFO_DEPTH_SHIFT		0
286bb772a59SSricharan #define EMIF_REG_RCMD_FIFO_DEPTH_MASK		(0xff << 0)
287bb772a59SSricharan 
288bb772a59SSricharan /* IODFT_TLGC */
289bb772a59SSricharan #define EMIF_REG_TLEC_SHIFT				16
290bb772a59SSricharan #define EMIF_REG_TLEC_MASK				(0xffff << 16)
291bb772a59SSricharan #define EMIF_REG_MT_SHIFT				14
292bb772a59SSricharan #define EMIF_REG_MT_MASK				(1 << 14)
293bb772a59SSricharan #define EMIF_REG_ACT_CAP_EN_SHIFT			13
294bb772a59SSricharan #define EMIF_REG_ACT_CAP_EN_MASK			(1 << 13)
295bb772a59SSricharan #define EMIF_REG_OPG_LD_SHIFT			12
296bb772a59SSricharan #define EMIF_REG_OPG_LD_MASK			(1 << 12)
297bb772a59SSricharan #define EMIF_REG_RESET_PHY_SHIFT			10
298bb772a59SSricharan #define EMIF_REG_RESET_PHY_MASK			(1 << 10)
299bb772a59SSricharan #define EMIF_REG_MMS_SHIFT				8
300bb772a59SSricharan #define EMIF_REG_MMS_MASK				(1 << 8)
301bb772a59SSricharan #define EMIF_REG_MC_SHIFT				4
302bb772a59SSricharan #define EMIF_REG_MC_MASK				(0x3 << 4)
303bb772a59SSricharan #define EMIF_REG_PC_SHIFT				1
304bb772a59SSricharan #define EMIF_REG_PC_MASK				(0x7 << 1)
305bb772a59SSricharan #define EMIF_REG_TM_SHIFT				0
306bb772a59SSricharan #define EMIF_REG_TM_MASK				(1 << 0)
307bb772a59SSricharan 
308bb772a59SSricharan /* IODFT_CTRL_MISR_RSLT */
309bb772a59SSricharan #define EMIF_REG_DQM_TLMR_SHIFT			16
310bb772a59SSricharan #define EMIF_REG_DQM_TLMR_MASK			(0x3ff << 16)
311bb772a59SSricharan #define EMIF_REG_CTL_TLMR_SHIFT			0
312bb772a59SSricharan #define EMIF_REG_CTL_TLMR_MASK			(0x7ff << 0)
313bb772a59SSricharan 
314bb772a59SSricharan /* IODFT_ADDR_MISR_RSLT */
315bb772a59SSricharan #define EMIF_REG_ADDR_TLMR_SHIFT			0
316bb772a59SSricharan #define EMIF_REG_ADDR_TLMR_MASK			(0x1fffff << 0)
317bb772a59SSricharan 
318bb772a59SSricharan /* IODFT_DATA_MISR_RSLT_1 */
319bb772a59SSricharan #define EMIF_REG_DATA_TLMR_31_0_SHIFT		0
320bb772a59SSricharan #define EMIF_REG_DATA_TLMR_31_0_MASK		(0xffffffff << 0)
321bb772a59SSricharan 
322bb772a59SSricharan /* IODFT_DATA_MISR_RSLT_2 */
323bb772a59SSricharan #define EMIF_REG_DATA_TLMR_63_32_SHIFT		0
324bb772a59SSricharan #define EMIF_REG_DATA_TLMR_63_32_MASK		(0xffffffff << 0)
325bb772a59SSricharan 
326bb772a59SSricharan /* IODFT_DATA_MISR_RSLT_3 */
327bb772a59SSricharan #define EMIF_REG_DATA_TLMR_66_64_SHIFT		0
328bb772a59SSricharan #define EMIF_REG_DATA_TLMR_66_64_MASK		(0x7 << 0)
329bb772a59SSricharan 
330bb772a59SSricharan /* PERF_CNT_1 */
331bb772a59SSricharan #define EMIF_REG_COUNTER1_SHIFT			0
332bb772a59SSricharan #define EMIF_REG_COUNTER1_MASK			(0xffffffff << 0)
333bb772a59SSricharan 
334bb772a59SSricharan /* PERF_CNT_2 */
335bb772a59SSricharan #define EMIF_REG_COUNTER2_SHIFT			0
336bb772a59SSricharan #define EMIF_REG_COUNTER2_MASK			(0xffffffff << 0)
337bb772a59SSricharan 
338bb772a59SSricharan /* PERF_CNT_CFG */
339bb772a59SSricharan #define EMIF_REG_CNTR2_MCONNID_EN_SHIFT		31
340bb772a59SSricharan #define EMIF_REG_CNTR2_MCONNID_EN_MASK		(1 << 31)
341bb772a59SSricharan #define EMIF_REG_CNTR2_REGION_EN_SHIFT		30
342bb772a59SSricharan #define EMIF_REG_CNTR2_REGION_EN_MASK		(1 << 30)
343bb772a59SSricharan #define EMIF_REG_CNTR2_CFG_SHIFT			16
344bb772a59SSricharan #define EMIF_REG_CNTR2_CFG_MASK			(0xf << 16)
345bb772a59SSricharan #define EMIF_REG_CNTR1_MCONNID_EN_SHIFT		15
346bb772a59SSricharan #define EMIF_REG_CNTR1_MCONNID_EN_MASK		(1 << 15)
347bb772a59SSricharan #define EMIF_REG_CNTR1_REGION_EN_SHIFT		14
348bb772a59SSricharan #define EMIF_REG_CNTR1_REGION_EN_MASK		(1 << 14)
349bb772a59SSricharan #define EMIF_REG_CNTR1_CFG_SHIFT			0
350bb772a59SSricharan #define EMIF_REG_CNTR1_CFG_MASK			(0xf << 0)
351bb772a59SSricharan 
352bb772a59SSricharan /* PERF_CNT_SEL */
353bb772a59SSricharan #define EMIF_REG_MCONNID2_SHIFT			24
354bb772a59SSricharan #define EMIF_REG_MCONNID2_MASK			(0xff << 24)
355bb772a59SSricharan #define EMIF_REG_REGION_SEL2_SHIFT			16
356bb772a59SSricharan #define EMIF_REG_REGION_SEL2_MASK			(0x3 << 16)
357bb772a59SSricharan #define EMIF_REG_MCONNID1_SHIFT			8
358bb772a59SSricharan #define EMIF_REG_MCONNID1_MASK			(0xff << 8)
359bb772a59SSricharan #define EMIF_REG_REGION_SEL1_SHIFT			0
360bb772a59SSricharan #define EMIF_REG_REGION_SEL1_MASK			(0x3 << 0)
361bb772a59SSricharan 
362bb772a59SSricharan /* PERF_CNT_TIM */
363bb772a59SSricharan #define EMIF_REG_TOTAL_TIME_SHIFT			0
364bb772a59SSricharan #define EMIF_REG_TOTAL_TIME_MASK			(0xffffffff << 0)
365bb772a59SSricharan 
366bb772a59SSricharan /* READ_IDLE_CTRL */
367bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_SHIFT		16
368bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_MASK			(0xf << 16)
369bb772a59SSricharan #define EMIF_REG_READ_IDLE_INTERVAL_SHIFT		0
370bb772a59SSricharan #define EMIF_REG_READ_IDLE_INTERVAL_MASK		(0x1ff << 0)
371bb772a59SSricharan 
372bb772a59SSricharan /* READ_IDLE_CTRL_SHDW */
373bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_SHDW_SHIFT		16
374bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_SHDW_MASK		(0xf << 16)
375bb772a59SSricharan #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_SHIFT	0
376bb772a59SSricharan #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_MASK	(0x1ff << 0)
377bb772a59SSricharan 
378bb772a59SSricharan /* IRQ_EOI */
379bb772a59SSricharan #define EMIF_REG_EOI_SHIFT				0
380bb772a59SSricharan #define EMIF_REG_EOI_MASK				(1 << 0)
381bb772a59SSricharan 
382bb772a59SSricharan /* IRQSTATUS_RAW_SYS */
383bb772a59SSricharan #define EMIF_REG_DNV_SYS_SHIFT			2
384bb772a59SSricharan #define EMIF_REG_DNV_SYS_MASK			(1 << 2)
385bb772a59SSricharan #define EMIF_REG_TA_SYS_SHIFT			1
386bb772a59SSricharan #define EMIF_REG_TA_SYS_MASK			(1 << 1)
387bb772a59SSricharan #define EMIF_REG_ERR_SYS_SHIFT			0
388bb772a59SSricharan #define EMIF_REG_ERR_SYS_MASK			(1 << 0)
389bb772a59SSricharan 
390bb772a59SSricharan /* IRQSTATUS_RAW_LL */
391bb772a59SSricharan #define EMIF_REG_DNV_LL_SHIFT			2
392bb772a59SSricharan #define EMIF_REG_DNV_LL_MASK			(1 << 2)
393bb772a59SSricharan #define EMIF_REG_TA_LL_SHIFT			1
394bb772a59SSricharan #define EMIF_REG_TA_LL_MASK				(1 << 1)
395bb772a59SSricharan #define EMIF_REG_ERR_LL_SHIFT			0
396bb772a59SSricharan #define EMIF_REG_ERR_LL_MASK			(1 << 0)
397bb772a59SSricharan 
398bb772a59SSricharan /* IRQSTATUS_SYS */
399bb772a59SSricharan 
400bb772a59SSricharan /* IRQSTATUS_LL */
401bb772a59SSricharan 
402bb772a59SSricharan /* IRQENABLE_SET_SYS */
403bb772a59SSricharan #define EMIF_REG_EN_DNV_SYS_SHIFT			2
404bb772a59SSricharan #define EMIF_REG_EN_DNV_SYS_MASK			(1 << 2)
405bb772a59SSricharan #define EMIF_REG_EN_TA_SYS_SHIFT			1
406bb772a59SSricharan #define EMIF_REG_EN_TA_SYS_MASK			(1 << 1)
407bb772a59SSricharan #define EMIF_REG_EN_ERR_SYS_SHIFT			0
408bb772a59SSricharan #define EMIF_REG_EN_ERR_SYS_MASK			(1 << 0)
409bb772a59SSricharan 
410bb772a59SSricharan /* IRQENABLE_SET_LL */
411bb772a59SSricharan #define EMIF_REG_EN_DNV_LL_SHIFT			2
412bb772a59SSricharan #define EMIF_REG_EN_DNV_LL_MASK			(1 << 2)
413bb772a59SSricharan #define EMIF_REG_EN_TA_LL_SHIFT			1
414bb772a59SSricharan #define EMIF_REG_EN_TA_LL_MASK			(1 << 1)
415bb772a59SSricharan #define EMIF_REG_EN_ERR_LL_SHIFT			0
416bb772a59SSricharan #define EMIF_REG_EN_ERR_LL_MASK			(1 << 0)
417bb772a59SSricharan 
418bb772a59SSricharan /* IRQENABLE_CLR_SYS */
419bb772a59SSricharan 
420bb772a59SSricharan /* IRQENABLE_CLR_LL */
421bb772a59SSricharan 
422bb772a59SSricharan /* ZQ_CONFIG */
423bb772a59SSricharan #define EMIF_REG_ZQ_CS1EN_SHIFT			31
424bb772a59SSricharan #define EMIF_REG_ZQ_CS1EN_MASK			(1 << 31)
425bb772a59SSricharan #define EMIF_REG_ZQ_CS0EN_SHIFT			30
426bb772a59SSricharan #define EMIF_REG_ZQ_CS0EN_MASK			(1 << 30)
427bb772a59SSricharan #define EMIF_REG_ZQ_DUALCALEN_SHIFT			29
428bb772a59SSricharan #define EMIF_REG_ZQ_DUALCALEN_MASK			(1 << 29)
429bb772a59SSricharan #define EMIF_REG_ZQ_SFEXITEN_SHIFT			28
430bb772a59SSricharan #define EMIF_REG_ZQ_SFEXITEN_MASK			(1 << 28)
431bb772a59SSricharan #define EMIF_REG_ZQ_ZQINIT_MULT_SHIFT		18
432bb772a59SSricharan #define EMIF_REG_ZQ_ZQINIT_MULT_MASK		(0x3 << 18)
433bb772a59SSricharan #define EMIF_REG_ZQ_ZQCL_MULT_SHIFT			16
434bb772a59SSricharan #define EMIF_REG_ZQ_ZQCL_MULT_MASK			(0x3 << 16)
435bb772a59SSricharan #define EMIF_REG_ZQ_REFINTERVAL_SHIFT		0
436bb772a59SSricharan #define EMIF_REG_ZQ_REFINTERVAL_MASK		(0xffff << 0)
437bb772a59SSricharan 
438bb772a59SSricharan /* TEMP_ALERT_CONFIG */
439bb772a59SSricharan #define EMIF_REG_TA_CS1EN_SHIFT			31
440bb772a59SSricharan #define EMIF_REG_TA_CS1EN_MASK			(1 << 31)
441bb772a59SSricharan #define EMIF_REG_TA_CS0EN_SHIFT			30
442bb772a59SSricharan #define EMIF_REG_TA_CS0EN_MASK			(1 << 30)
443bb772a59SSricharan #define EMIF_REG_TA_SFEXITEN_SHIFT			28
444bb772a59SSricharan #define EMIF_REG_TA_SFEXITEN_MASK			(1 << 28)
445bb772a59SSricharan #define EMIF_REG_TA_DEVWDT_SHIFT			26
446bb772a59SSricharan #define EMIF_REG_TA_DEVWDT_MASK			(0x3 << 26)
447bb772a59SSricharan #define EMIF_REG_TA_DEVCNT_SHIFT			24
448bb772a59SSricharan #define EMIF_REG_TA_DEVCNT_MASK			(0x3 << 24)
449bb772a59SSricharan #define EMIF_REG_TA_REFINTERVAL_SHIFT		0
450bb772a59SSricharan #define EMIF_REG_TA_REFINTERVAL_MASK		(0x3fffff << 0)
451bb772a59SSricharan 
452bb772a59SSricharan /* OCP_ERR_LOG */
453bb772a59SSricharan #define EMIF_REG_MADDRSPACE_SHIFT			14
454bb772a59SSricharan #define EMIF_REG_MADDRSPACE_MASK			(0x3 << 14)
455bb772a59SSricharan #define EMIF_REG_MBURSTSEQ_SHIFT			11
456bb772a59SSricharan #define EMIF_REG_MBURSTSEQ_MASK			(0x7 << 11)
457bb772a59SSricharan #define EMIF_REG_MCMD_SHIFT				8
458bb772a59SSricharan #define EMIF_REG_MCMD_MASK				(0x7 << 8)
459bb772a59SSricharan #define EMIF_REG_MCONNID_SHIFT			0
460bb772a59SSricharan #define EMIF_REG_MCONNID_MASK			(0xff << 0)
461bb772a59SSricharan 
462bb772a59SSricharan /* DDR_PHY_CTRL_1 */
463bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_1_SHIFT		4
464bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_1_MASK		(0xfffffff << 4)
465bb772a59SSricharan #define EMIF_REG_READ_LATENCY_SHIFT			0
466bb772a59SSricharan #define EMIF_REG_READ_LATENCY_MASK			(0xf << 0)
467bb772a59SSricharan #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHIFT		4
468bb772a59SSricharan #define EMIF_REG_DLL_SLAVE_DLY_CTRL_MASK		(0xFF << 4)
469bb772a59SSricharan #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHIFT	12
470bb772a59SSricharan #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_MASK	(0xFFFFF << 12)
471bb772a59SSricharan 
472bb772a59SSricharan /* DDR_PHY_CTRL_1_SHDW */
473bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_SHIFT		4
474bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_MASK		(0xfffffff << 4)
475bb772a59SSricharan #define EMIF_REG_READ_LATENCY_SHDW_SHIFT		0
476bb772a59SSricharan #define EMIF_REG_READ_LATENCY_SHDW_MASK		(0xf << 0)
477bb772a59SSricharan #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_SHIFT	4
478bb772a59SSricharan #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_MASK	(0xFF << 4)
479bb772a59SSricharan #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_SHIFT 12
480bb772a59SSricharan #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_MASK	(0xFFFFF << 12)
481e3ce3aa1SLokesh Vutla #define EMIF_DDR_PHY_CTRL_1_WRLVL_MASK_SHIFT		25
482e3ce3aa1SLokesh Vutla #define EMIF_DDR_PHY_CTRL_1_WRLVL_MASK_MASK		(1 << 25)
483e3ce3aa1SLokesh Vutla #define EMIF_DDR_PHY_CTRL_1_RDLVLGATE_MASK_SHIFT	26
484e3ce3aa1SLokesh Vutla #define EMIF_DDR_PHY_CTRL_1_RDLVLGATE_MASK_MASK		(1 << 26)
485e3ce3aa1SLokesh Vutla #define EMIF_DDR_PHY_CTRL_1_RDLVL_MASK_SHIFT		27
486e3ce3aa1SLokesh Vutla #define EMIF_DDR_PHY_CTRL_1_RDLVL_MASK_MASK		(1 << 27)
487bb772a59SSricharan 
488bb772a59SSricharan /* DDR_PHY_CTRL_2 */
489bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_2_SHIFT		0
490bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_2_MASK		(0xffffffff << 0)
491bb772a59SSricharan 
492784ab7c5SLokesh Vutla /*EMIF_READ_WRITE_LEVELING_CONTROL*/
493784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLFULL_START_SHIFT	31
494784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLFULL_START_MASK		(1 << 31)
495784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLINC_PRE_SHIFT		24
496784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLINC_PRE_MASK		(0x7F << 24)
497784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLINC_INT_SHIFT		16
498784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLINC_INT_MASK		(0xFF << 16)
499784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLGATEINC_INT_SHIFT		8
500784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLGATEINC_INT_MASK		(0xFF << 8)
501784ab7c5SLokesh Vutla #define EMIF_REG_WRLVLINC_INT_SHIFT		0
502784ab7c5SLokesh Vutla #define EMIF_REG_WRLVLINC_INT_MASK		(0xFF << 0)
503784ab7c5SLokesh Vutla 
504784ab7c5SLokesh Vutla /*EMIF_READ_WRITE_LEVELING_RAMP_CONTROL*/
505784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVL_EN_SHIFT		31
506784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVL_EN_MASK		(1 << 31)
507784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT	24
508784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLINC_RMP_PRE_MASK	(0x7F << 24)
509784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLINC_RMP_INT_SHIFT		16
510784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLINC_RMP_INT_MASK		(0xFF << 16)
511784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLGATEINC_RMP_INT_SHIFT	8
512784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLGATEINC_RMP_INT_MASK	(0xFF << 8)
513784ab7c5SLokesh Vutla #define EMIF_REG_WRLVLINC_RMP_INT_SHIFT		0
514784ab7c5SLokesh Vutla #define EMIF_REG_WRLVLINC_RMP_INT_MASK		(0xFF << 0)
515784ab7c5SLokesh Vutla 
516784ab7c5SLokesh Vutla /*EMIF_READ_WRITE_LEVELING_RAMP_WINDOW*/
517784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLINC_RMP_WIN_SHIFT	0
518784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLINC_RMP_WIN_MASK	(0x1FFF << 0)
519784ab7c5SLokesh Vutla 
5206213db78SLokesh Vutla /* EMIF_PHY_CTRL_36 */
5216213db78SLokesh Vutla #define EMIF_REG_PHY_FIFO_WE_IN_MISALINED_CLR	(1 << 8)
5226213db78SLokesh Vutla 
5236213db78SLokesh Vutla #define PHY_RDDQS_RATIO_REGS		5
5246213db78SLokesh Vutla #define PHY_FIFO_WE_SLAVE_RATIO_REGS	5
5256213db78SLokesh Vutla #define PHY_REG_WR_DQ_SLAVE_RATIO_REGS	10
5266213db78SLokesh Vutla 
527784ab7c5SLokesh Vutla /*Leveling Fields */
528784ab7c5SLokesh Vutla #define DDR3_WR_LVL_INT		0x73
529784ab7c5SLokesh Vutla #define DDR3_RD_LVL_INT		0x33
530784ab7c5SLokesh Vutla #define DDR3_RD_LVL_GATE_INT	0x59
531784ab7c5SLokesh Vutla #define RD_RW_LVL_INC_PRE	0x0
532784ab7c5SLokesh Vutla #define DDR3_FULL_LVL		(1 << EMIF_REG_RDWRLVL_EN_SHIFT)
533784ab7c5SLokesh Vutla 
534784ab7c5SLokesh Vutla #define DDR3_INC_LVL	((DDR3_WR_LVL_INT << EMIF_REG_WRLVLINC_INT_SHIFT)   \
535784ab7c5SLokesh Vutla 		| (DDR3_RD_LVL_GATE_INT << EMIF_REG_RDLVLGATEINC_INT_SHIFT) \
536784ab7c5SLokesh Vutla 		| (DDR3_RD_LVL_INT << EMIF_REG_RDLVLINC_RMP_INT_SHIFT)      \
537784ab7c5SLokesh Vutla 		| (RD_RW_LVL_INC_PRE << EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT))
538784ab7c5SLokesh Vutla 
539784ab7c5SLokesh Vutla #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES	0x0000C1A7
540784ab7c5SLokesh Vutla #define SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES	0x000001A7
5419100edecSLokesh Vutla #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES_ES2 0x0000C1C7
542784ab7c5SLokesh Vutla 
543bb772a59SSricharan /* DMM */
544bb772a59SSricharan #define DMM_BASE			0x4E000040
545bb772a59SSricharan 
546bb772a59SSricharan /* Memory Adapter */
547bb772a59SSricharan #define MA_BASE				0x482AF040
54829c20ba2SLokesh Vutla #define MA_PRIORITY			0x482A2000
54929c20ba2SLokesh Vutla #define MA_HIMEM_INTERLEAVE_UN_SHIFT	8
55029c20ba2SLokesh Vutla #define MA_HIMEM_INTERLEAVE_UN_MASK	(1 << 8)
551bb772a59SSricharan 
552bb772a59SSricharan /* DMM_LISA_MAP */
553bb772a59SSricharan #define EMIF_SYS_ADDR_SHIFT		24
554bb772a59SSricharan #define EMIF_SYS_ADDR_MASK		(0xff << 24)
555bb772a59SSricharan #define EMIF_SYS_SIZE_SHIFT		20
556bb772a59SSricharan #define EMIF_SYS_SIZE_MASK		(0x7 << 20)
557bb772a59SSricharan #define EMIF_SDRC_INTL_SHIFT	18
558bb772a59SSricharan #define EMIF_SDRC_INTL_MASK		(0x3 << 18)
559bb772a59SSricharan #define EMIF_SDRC_ADDRSPC_SHIFT	16
560bb772a59SSricharan #define EMIF_SDRC_ADDRSPC_MASK	(0x3 << 16)
561bb772a59SSricharan #define EMIF_SDRC_MAP_SHIFT		8
562bb772a59SSricharan #define EMIF_SDRC_MAP_MASK		(0x3 << 8)
563bb772a59SSricharan #define EMIF_SDRC_ADDR_SHIFT	0
564bb772a59SSricharan #define EMIF_SDRC_ADDR_MASK		(0xff << 0)
565bb772a59SSricharan 
566bb772a59SSricharan /* DMM_LISA_MAP fields */
567bb772a59SSricharan #define DMM_SDRC_MAP_UNMAPPED		0
568bb772a59SSricharan #define DMM_SDRC_MAP_EMIF1_ONLY		1
569bb772a59SSricharan #define DMM_SDRC_MAP_EMIF2_ONLY		2
570bb772a59SSricharan #define DMM_SDRC_MAP_EMIF1_AND_EMIF2	3
571bb772a59SSricharan 
572bb772a59SSricharan #define DMM_SDRC_INTL_NONE		0
573bb772a59SSricharan #define DMM_SDRC_INTL_128B		1
574bb772a59SSricharan #define DMM_SDRC_INTL_256B		2
575bb772a59SSricharan #define DMM_SDRC_INTL_512		3
576bb772a59SSricharan 
577bb772a59SSricharan #define DMM_SDRC_ADDR_SPC_SDRAM		0
578bb772a59SSricharan #define DMM_SDRC_ADDR_SPC_NVM		1
579bb772a59SSricharan #define DMM_SDRC_ADDR_SPC_INVALID	2
580bb772a59SSricharan 
581bb772a59SSricharan #define DMM_LISA_MAP_INTERLEAVED_BASE_VAL		(\
582bb772a59SSricharan 	(DMM_SDRC_MAP_EMIF1_AND_EMIF2 << EMIF_SDRC_MAP_SHIFT) |\
583bb772a59SSricharan 	(DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT) |\
584bb772a59SSricharan 	(DMM_SDRC_INTL_128B << EMIF_SDRC_INTL_SHIFT) |\
585bb772a59SSricharan 	(CONFIG_SYS_SDRAM_BASE << EMIF_SYS_ADDR_SHIFT))
586bb772a59SSricharan 
587bb772a59SSricharan #define DMM_LISA_MAP_EMIF1_ONLY_BASE_VAL	(\
588bb772a59SSricharan 	(DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
589bb772a59SSricharan 	(DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
590bb772a59SSricharan 	(DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
591bb772a59SSricharan 
592bb772a59SSricharan #define DMM_LISA_MAP_EMIF2_ONLY_BASE_VAL	(\
593bb772a59SSricharan 	(DMM_SDRC_MAP_EMIF2_ONLY << EMIF_SDRC_MAP_SHIFT)|\
594bb772a59SSricharan 	(DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
595bb772a59SSricharan 	(DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
596bb772a59SSricharan 
597bb772a59SSricharan /* Trap for invalid TILER PAT entries */
598bb772a59SSricharan #define DMM_LISA_MAP_0_INVAL_ADDR_TRAP		(\
599bb772a59SSricharan 	(0  << EMIF_SDRC_ADDR_SHIFT) |\
600bb772a59SSricharan 	(DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
601bb772a59SSricharan 	(DMM_SDRC_ADDR_SPC_INVALID << EMIF_SDRC_ADDRSPC_SHIFT)|\
602bb772a59SSricharan 	(DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)|\
603bb772a59SSricharan 	(0xFF << EMIF_SYS_ADDR_SHIFT))
604bb772a59SSricharan 
605f4010734SSRICHARAN R #define EMIF_EXT_PHY_CTRL_TIMING_REG	0x5
606bb772a59SSricharan 
607bb772a59SSricharan /* Reg mapping structure */
608bb772a59SSricharan struct emif_reg_struct {
609bb772a59SSricharan 	u32 emif_mod_id_rev;
610bb772a59SSricharan 	u32 emif_status;
611bb772a59SSricharan 	u32 emif_sdram_config;
612bb772a59SSricharan 	u32 emif_lpddr2_nvm_config;
613bb772a59SSricharan 	u32 emif_sdram_ref_ctrl;
614bb772a59SSricharan 	u32 emif_sdram_ref_ctrl_shdw;
615bb772a59SSricharan 	u32 emif_sdram_tim_1;
616bb772a59SSricharan 	u32 emif_sdram_tim_1_shdw;
617bb772a59SSricharan 	u32 emif_sdram_tim_2;
618bb772a59SSricharan 	u32 emif_sdram_tim_2_shdw;
619bb772a59SSricharan 	u32 emif_sdram_tim_3;
620bb772a59SSricharan 	u32 emif_sdram_tim_3_shdw;
621bb772a59SSricharan 	u32 emif_lpddr2_nvm_tim;
622bb772a59SSricharan 	u32 emif_lpddr2_nvm_tim_shdw;
623bb772a59SSricharan 	u32 emif_pwr_mgmt_ctrl;
624bb772a59SSricharan 	u32 emif_pwr_mgmt_ctrl_shdw;
625bb772a59SSricharan 	u32 emif_lpddr2_mode_reg_data;
626bb772a59SSricharan 	u32 padding1[1];
627bb772a59SSricharan 	u32 emif_lpddr2_mode_reg_data_es2;
628bb772a59SSricharan 	u32 padding11[1];
629bb772a59SSricharan 	u32 emif_lpddr2_mode_reg_cfg;
630bb772a59SSricharan 	u32 emif_l3_config;
631bb772a59SSricharan 	u32 emif_l3_cfg_val_1;
632bb772a59SSricharan 	u32 emif_l3_cfg_val_2;
633bb772a59SSricharan 	u32 emif_iodft_tlgc;
634bb772a59SSricharan 	u32 padding2[7];
635bb772a59SSricharan 	u32 emif_perf_cnt_1;
636bb772a59SSricharan 	u32 emif_perf_cnt_2;
637bb772a59SSricharan 	u32 emif_perf_cnt_cfg;
638bb772a59SSricharan 	u32 emif_perf_cnt_sel;
639bb772a59SSricharan 	u32 emif_perf_cnt_tim;
640bb772a59SSricharan 	u32 padding3;
641bb772a59SSricharan 	u32 emif_read_idlectrl;
642bb772a59SSricharan 	u32 emif_read_idlectrl_shdw;
643bb772a59SSricharan 	u32 padding4;
644bb772a59SSricharan 	u32 emif_irqstatus_raw_sys;
645bb772a59SSricharan 	u32 emif_irqstatus_raw_ll;
646bb772a59SSricharan 	u32 emif_irqstatus_sys;
647bb772a59SSricharan 	u32 emif_irqstatus_ll;
648bb772a59SSricharan 	u32 emif_irqenable_set_sys;
649bb772a59SSricharan 	u32 emif_irqenable_set_ll;
650bb772a59SSricharan 	u32 emif_irqenable_clr_sys;
651bb772a59SSricharan 	u32 emif_irqenable_clr_ll;
652bb772a59SSricharan 	u32 padding5;
653bb772a59SSricharan 	u32 emif_zq_config;
654bb772a59SSricharan 	u32 emif_temp_alert_config;
655bb772a59SSricharan 	u32 emif_l3_err_log;
656f4010734SSRICHARAN R 	u32 emif_rd_wr_lvl_rmp_win;
657f4010734SSRICHARAN R 	u32 emif_rd_wr_lvl_rmp_ctl;
658f4010734SSRICHARAN R 	u32 emif_rd_wr_lvl_ctl;
659f4010734SSRICHARAN R 	u32 padding6[1];
660bb772a59SSricharan 	u32 emif_ddr_phy_ctrl_1;
661bb772a59SSricharan 	u32 emif_ddr_phy_ctrl_1_shdw;
662bb772a59SSricharan 	u32 emif_ddr_phy_ctrl_2;
6638038b497SCooper Jr., Franklin 	u32 padding7[4];
6648038b497SCooper Jr., Franklin 	u32 emif_prio_class_serv_map;
6658038b497SCooper Jr., Franklin 	u32 emif_connect_id_serv_1_map;
6668038b497SCooper Jr., Franklin 	u32 emif_connect_id_serv_2_map;
667*e18cd3d7SLokesh Vutla 	u32 padding8;
668*e18cd3d7SLokesh Vutla 	u32 emif_ecc_ctrl_reg;
669*e18cd3d7SLokesh Vutla 	u32 emif_ecc_address_range_1;
670*e18cd3d7SLokesh Vutla 	u32 emif_ecc_address_range_2;
671*e18cd3d7SLokesh Vutla 	u32 padding8_1;
672f4010734SSRICHARAN R 	u32 emif_rd_wr_exec_thresh;
6738038b497SCooper Jr., Franklin 	u32 emif_cos_config;
674*e18cd3d7SLokesh Vutla #if defined(CONFIG_DRA7XX) || defined(CONFIG_ARCH_KEYSTONE)
675*e18cd3d7SLokesh Vutla 	u32 padding9[2];
676*e18cd3d7SLokesh Vutla 	u32 emif_1b_ecc_err_cnt;
677*e18cd3d7SLokesh Vutla 	u32 emif_1b_ecc_err_thrush;
678*e18cd3d7SLokesh Vutla 	u32 emif_1b_ecc_err_dist_1;
679*e18cd3d7SLokesh Vutla 	u32 emif_1b_ecc_err_addr_log;
680*e18cd3d7SLokesh Vutla 	u32 emif_2b_ecc_err_addr_log;
681*e18cd3d7SLokesh Vutla 	u32 emif_ddr_phy_status[28];
682*e18cd3d7SLokesh Vutla 	u32 padding10[19];
683*e18cd3d7SLokesh Vutla #else
6848038b497SCooper Jr., Franklin 	u32 padding9[6];
685fc46bae2SJames Doublesin 	u32 emif_ddr_phy_status[28];
686fc46bae2SJames Doublesin 	u32 padding10[20];
687*e18cd3d7SLokesh Vutla #endif
688f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_1;
689f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_1_shdw;
690f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_2;
691f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_2_shdw;
692f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_3;
693f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_3_shdw;
694f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_4;
695f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_4_shdw;
696f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_5;
697f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_5_shdw;
698f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_6;
699f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_6_shdw;
700f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_7;
701f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_7_shdw;
702f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_8;
703f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_8_shdw;
704f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_9;
705f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_9_shdw;
706f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_10;
707f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_10_shdw;
708f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_11;
709f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_11_shdw;
710f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_12;
711f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_12_shdw;
712f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_13;
713f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_13_shdw;
714f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_14;
715f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_14_shdw;
716f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_15;
717f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_15_shdw;
718f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_16;
719f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_16_shdw;
720f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_17;
721f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_17_shdw;
722f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_18;
723f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_18_shdw;
724f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_19;
725f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_19_shdw;
726f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_20;
727f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_20_shdw;
728f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_21;
729f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_21_shdw;
730f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_22;
731f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_22_shdw;
732f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_23;
733f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_23_shdw;
734f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_24;
735f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_24_shdw;
736fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_25;
737fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_25_shdw;
738fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_26;
739fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_26_shdw;
740fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_27;
741fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_27_shdw;
742fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_28;
743fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_28_shdw;
744fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_29;
745fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_29_shdw;
746fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_30;
747fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_30_shdw;
748fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_31;
749fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_31_shdw;
750fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_32;
751fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_32_shdw;
752fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_33;
753fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_33_shdw;
754fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_34;
755fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_34_shdw;
756fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_35;
757fc46bae2SJames Doublesin 	u32 emif_ddr_ext_phy_ctrl_35_shdw;
758fc46bae2SJames Doublesin 	union {
759fc46bae2SJames Doublesin 		u32 emif_ddr_ext_phy_ctrl_36;
7606c70935dSSRICHARAN R 		u32 emif_ddr_fifo_misaligned_clear_1;
761fc46bae2SJames Doublesin 	};
762fc46bae2SJames Doublesin 	union {
763fc46bae2SJames Doublesin 		u32 emif_ddr_ext_phy_ctrl_36_shdw;
7646c70935dSSRICHARAN R 		u32 emif_ddr_fifo_misaligned_clear_2;
765bb772a59SSricharan 	};
766fc46bae2SJames Doublesin };
767bb772a59SSricharan 
768bb772a59SSricharan struct dmm_lisa_map_regs {
769bb772a59SSricharan 	u32 dmm_lisa_map_0;
770bb772a59SSricharan 	u32 dmm_lisa_map_1;
771bb772a59SSricharan 	u32 dmm_lisa_map_2;
772bb772a59SSricharan 	u32 dmm_lisa_map_3;
7737831419dSLokesh Vutla 	u8 is_ma_present;
774bb772a59SSricharan };
775bb772a59SSricharan 
776bb772a59SSricharan #define CS0	0
777bb772a59SSricharan #define CS1	1
778bb772a59SSricharan /* The maximum frequency at which the LPDDR2 interface can operate in Hz*/
779bb772a59SSricharan #define MAX_LPDDR2_FREQ	400000000	/* 400 MHz */
780bb772a59SSricharan 
781bb772a59SSricharan /*
782bb772a59SSricharan  * The period of DDR clk is represented as numerator and denominator for
783bb772a59SSricharan  * better accuracy in integer based calculations. However, if the numerator
784bb772a59SSricharan  * and denominator are very huge there may be chances of overflow in
785bb772a59SSricharan  * calculations. So, as a trade-off keep denominator(and consequently
786bb772a59SSricharan  * numerator) within a limit sacrificing some accuracy - but not much
787bb772a59SSricharan  * If denominator and numerator are already small (such as at 400 MHz)
788bb772a59SSricharan  * no adjustment is needed
789bb772a59SSricharan  */
790bb772a59SSricharan #define EMIF_PERIOD_DEN_LIMIT	1000
791bb772a59SSricharan /*
792bb772a59SSricharan  * Maximum number of different frequencies supported by EMIF driver
793bb772a59SSricharan  * Determines the number of entries in the pointer array for register
794bb772a59SSricharan  * cache
795bb772a59SSricharan  */
796bb772a59SSricharan #define EMIF_MAX_NUM_FREQUENCIES	6
797bb772a59SSricharan /*
798bb772a59SSricharan  * Indices into the Addressing Table array.
799bb772a59SSricharan  * One entry each for all the different types of devices with different
800bb772a59SSricharan  * addressing schemes
801bb772a59SSricharan  */
802bb772a59SSricharan #define ADDR_TABLE_INDEX64M	0
803bb772a59SSricharan #define ADDR_TABLE_INDEX128M	1
804bb772a59SSricharan #define ADDR_TABLE_INDEX256M	2
805bb772a59SSricharan #define ADDR_TABLE_INDEX512M	3
806bb772a59SSricharan #define ADDR_TABLE_INDEX1GS4	4
807bb772a59SSricharan #define ADDR_TABLE_INDEX2GS4	5
808bb772a59SSricharan #define ADDR_TABLE_INDEX4G	6
809bb772a59SSricharan #define ADDR_TABLE_INDEX8G	7
810bb772a59SSricharan #define ADDR_TABLE_INDEX1GS2	8
811bb772a59SSricharan #define ADDR_TABLE_INDEX2GS2	9
812bb772a59SSricharan #define ADDR_TABLE_INDEXMAX	10
813bb772a59SSricharan 
814bb772a59SSricharan /* Number of Row bits */
815bb772a59SSricharan #define ROW_9  0
816bb772a59SSricharan #define ROW_10 1
817bb772a59SSricharan #define ROW_11 2
818bb772a59SSricharan #define ROW_12 3
819bb772a59SSricharan #define ROW_13 4
820bb772a59SSricharan #define ROW_14 5
821bb772a59SSricharan #define ROW_15 6
822bb772a59SSricharan #define ROW_16 7
823bb772a59SSricharan 
824bb772a59SSricharan /* Number of Column bits */
825bb772a59SSricharan #define COL_8   0
826bb772a59SSricharan #define COL_9   1
827bb772a59SSricharan #define COL_10  2
828bb772a59SSricharan #define COL_11  3
829bb772a59SSricharan #define COL_7   4 /*Not supported by OMAP included for completeness */
830bb772a59SSricharan 
831bb772a59SSricharan /* Number of Banks*/
832bb772a59SSricharan #define BANKS1 0
833bb772a59SSricharan #define BANKS2 1
834bb772a59SSricharan #define BANKS4 2
835bb772a59SSricharan #define BANKS8 3
836bb772a59SSricharan 
837bb772a59SSricharan /* Refresh rate in micro seconds x 10 */
838bb772a59SSricharan #define T_REFI_15_6	156
839bb772a59SSricharan #define T_REFI_7_8	78
840bb772a59SSricharan #define T_REFI_3_9	39
841bb772a59SSricharan 
842bb772a59SSricharan #define EBANK_CS1_DIS	0
843bb772a59SSricharan #define EBANK_CS1_EN	1
844bb772a59SSricharan 
845bb772a59SSricharan /* Read Latency used by the device at reset */
846bb772a59SSricharan #define RL_BOOT		3
847bb772a59SSricharan /* Read Latency for the highest frequency you want to use */
848bb772a59SSricharan #ifdef CONFIG_OMAP54XX
849bb772a59SSricharan #define RL_FINAL	8
850bb772a59SSricharan #else
851bb772a59SSricharan #define RL_FINAL	6
852bb772a59SSricharan #endif
853bb772a59SSricharan 
854bb772a59SSricharan 
855bb772a59SSricharan /* Interleaving policies at EMIF level- between banks and Chip Selects */
856bb772a59SSricharan #define EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING	0
857bb772a59SSricharan #define EMIF_INTERLEAVING_POLICY_NO_BANK_INTERLEAVING	3
858bb772a59SSricharan 
859bb772a59SSricharan /*
860bb772a59SSricharan  * Interleaving policy to be used
861bb772a59SSricharan  * Currently set to MAX interleaving for better performance
862bb772a59SSricharan  */
863bb772a59SSricharan #define EMIF_INTERLEAVING_POLICY EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING
864bb772a59SSricharan 
865bb772a59SSricharan /* State of the core voltage:
866bb772a59SSricharan  * This is important for some parameters such as read idle control and
867bb772a59SSricharan  * ZQ calibration timings. Timings are much stricter when voltage ramp
868bb772a59SSricharan  * is happening compared to when the voltage is stable.
869bb772a59SSricharan  * We need to calculate two sets of values for these parameters and use
870bb772a59SSricharan  * them accordingly
871bb772a59SSricharan  */
872bb772a59SSricharan #define LPDDR2_VOLTAGE_STABLE	0
873bb772a59SSricharan #define LPDDR2_VOLTAGE_RAMPING	1
874bb772a59SSricharan 
875bb772a59SSricharan /* Length of the forced read idle period in terms of cycles */
876bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_VAL	5
877bb772a59SSricharan 
878bb772a59SSricharan /* Interval between forced 'read idles' */
879bb772a59SSricharan /* To be used when voltage is changed for DPS/DVFS - 1us */
880bb772a59SSricharan #define READ_IDLE_INTERVAL_DVFS		(1*1000)
881bb772a59SSricharan /*
882bb772a59SSricharan  * To be used when voltage is not scaled except by Smart Reflex
883bb772a59SSricharan  * 50us - or maximum value will do
884bb772a59SSricharan  */
885bb772a59SSricharan #define READ_IDLE_INTERVAL_NORMAL	(50*1000)
886bb772a59SSricharan 
887bb772a59SSricharan 
888bb772a59SSricharan /*
889bb772a59SSricharan  * Unless voltage is changing due to DVFS one ZQCS command every 50ms should
890bb772a59SSricharan  * be enough. This shoule be enough also in the case when voltage is changing
891bb772a59SSricharan  * due to smart-reflex.
892bb772a59SSricharan  */
893bb772a59SSricharan #define EMIF_ZQCS_INTERVAL_NORMAL_IN_US	(50*1000)
894bb772a59SSricharan /*
895bb772a59SSricharan  * If voltage is changing due to DVFS ZQCS should be performed more
896bb772a59SSricharan  * often(every 50us)
897bb772a59SSricharan  */
898bb772a59SSricharan #define EMIF_ZQCS_INTERVAL_DVFS_IN_US	50
899bb772a59SSricharan 
900bb772a59SSricharan /* The interval between ZQCL commands as a multiple of ZQCS interval */
901bb772a59SSricharan #define REG_ZQ_ZQCL_MULT		4
902bb772a59SSricharan /* The interval between ZQINIT commands as a multiple of ZQCL interval */
903bb772a59SSricharan #define REG_ZQ_ZQINIT_MULT		3
904bb772a59SSricharan /* Enable ZQ Calibration on exiting Self-refresh */
905bb772a59SSricharan #define REG_ZQ_SFEXITEN_ENABLE		1
906bb772a59SSricharan /*
907bb772a59SSricharan  * ZQ Calibration simultaneously on both chip-selects:
908bb772a59SSricharan  * Needs one calibration resistor per CS
909bb772a59SSricharan  * None of the boards that we know of have this capability
910bb772a59SSricharan  * So disabled by default
911bb772a59SSricharan  */
912bb772a59SSricharan #define REG_ZQ_DUALCALEN_DISABLE	0
913bb772a59SSricharan /*
914bb772a59SSricharan  * Enable ZQ Calibration by default on CS0. If we are asked to program
915bb772a59SSricharan  * the EMIF there will be something connected to CS0 for sure
916bb772a59SSricharan  */
917bb772a59SSricharan #define REG_ZQ_CS0EN_ENABLE		1
918bb772a59SSricharan 
919bb772a59SSricharan /* EMIF_PWR_MGMT_CTRL register */
920bb772a59SSricharan /* Low power modes */
921bb772a59SSricharan #define LP_MODE_DISABLE		0
922bb772a59SSricharan #define LP_MODE_CLOCK_STOP	1
923bb772a59SSricharan #define LP_MODE_SELF_REFRESH	2
924bb772a59SSricharan #define LP_MODE_PWR_DN		3
925bb772a59SSricharan 
926bb772a59SSricharan /* REG_DPD_EN */
927bb772a59SSricharan #define DPD_DISABLE	0
928bb772a59SSricharan #define DPD_ENABLE	1
929bb772a59SSricharan 
930bb772a59SSricharan /* Maximum delay before Low Power Modes */
931f4010734SSRICHARAN R #define REG_CS_TIM		0x0
9323eb80d10SNishanth Menon #define REG_SR_TIM		0xF
9333eb80d10SNishanth Menon #define REG_PD_TIM		0xF
93492b0482cSSricharan R 
935bb772a59SSricharan 
936bb772a59SSricharan /* EMIF_PWR_MGMT_CTRL register */
937bb772a59SSricharan #define EMIF_PWR_MGMT_CTRL (\
938bb772a59SSricharan 	((REG_CS_TIM << EMIF_REG_CS_TIM_SHIFT) & EMIF_REG_CS_TIM_MASK)|\
939bb772a59SSricharan 	((REG_SR_TIM << EMIF_REG_SR_TIM_SHIFT) & EMIF_REG_SR_TIM_MASK)|\
940bb772a59SSricharan 	((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\
9413eb80d10SNishanth Menon 	((LP_MODE_SELF_REFRESH << EMIF_REG_LP_MODE_SHIFT)\
942bb772a59SSricharan 			& EMIF_REG_LP_MODE_MASK) |\
943bb772a59SSricharan 	((DPD_DISABLE << EMIF_REG_DPD_EN_SHIFT)\
944bb772a59SSricharan 			& EMIF_REG_DPD_EN_MASK))\
945bb772a59SSricharan 
946bb772a59SSricharan #define EMIF_PWR_MGMT_CTRL_SHDW (\
947bb772a59SSricharan 	((REG_CS_TIM << EMIF_REG_CS_TIM_SHDW_SHIFT)\
948bb772a59SSricharan 			& EMIF_REG_CS_TIM_SHDW_MASK) |\
949bb772a59SSricharan 	((REG_SR_TIM << EMIF_REG_SR_TIM_SHDW_SHIFT)\
950bb772a59SSricharan 			& EMIF_REG_SR_TIM_SHDW_MASK) |\
951bb772a59SSricharan 	((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\
952bb772a59SSricharan 			& EMIF_REG_PD_TIM_SHDW_MASK))
953bb772a59SSricharan 
954bb772a59SSricharan /* EMIF_L3_CONFIG register value */
955bb772a59SSricharan #define EMIF_L3_CONFIG_VAL_SYS_10_LL_0	0x0A0000FF
956bb772a59SSricharan #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_3_LL_0	0x0A300000
957f4010734SSRICHARAN R #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_5_LL_0	0x0A500000
958bb772a59SSricharan 
959bb772a59SSricharan /*
960bb772a59SSricharan  * Value of bits 12:31 of DDR_PHY_CTRL_1 register:
961bb772a59SSricharan  * All these fields have magic values dependent on frequency and
962bb772a59SSricharan  * determined by PHY and DLL integration with EMIF. Setting the magic
963bb772a59SSricharan  * values suggested by hw team.
964bb772a59SSricharan  */
965bb772a59SSricharan #define EMIF_DDR_PHY_CTRL_1_BASE_VAL			0x049FF
966bb772a59SSricharan #define EMIF_DLL_SLAVE_DLY_CTRL_400_MHZ			0x41
967bb772a59SSricharan #define EMIF_DLL_SLAVE_DLY_CTRL_200_MHZ			0x80
968bb772a59SSricharan #define EMIF_DLL_SLAVE_DLY_CTRL_100_MHZ_AND_LESS	0xFF
969bb772a59SSricharan 
970bb772a59SSricharan /*
971bb772a59SSricharan * MR1 value:
972bb772a59SSricharan * Burst length	: 8
973bb772a59SSricharan * Burst type	: sequential
974bb772a59SSricharan * Wrap		: enabled
975bb772a59SSricharan * nWR		: 3(default). EMIF does not do pre-charge.
976bb772a59SSricharan *		: So nWR is don't care
977bb772a59SSricharan */
978bb772a59SSricharan #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_3	0x23
979f4010734SSRICHARAN R #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_8	0xc3
980bb772a59SSricharan 
981bb772a59SSricharan /* MR2 */
982bb772a59SSricharan #define MR2_RL3_WL1			1
983bb772a59SSricharan #define MR2_RL4_WL2			2
984bb772a59SSricharan #define MR2_RL5_WL2			3
985bb772a59SSricharan #define MR2_RL6_WL3			4
986bb772a59SSricharan 
987bb772a59SSricharan /* MR10: ZQ calibration codes */
988bb772a59SSricharan #define MR10_ZQ_ZQCS		0x56
989bb772a59SSricharan #define MR10_ZQ_ZQCL		0xAB
990bb772a59SSricharan #define MR10_ZQ_ZQINIT		0xFF
991bb772a59SSricharan #define MR10_ZQ_ZQRESET		0xC3
992bb772a59SSricharan 
993bb772a59SSricharan /* TEMP_ALERT_CONFIG */
994bb772a59SSricharan #define TEMP_ALERT_POLL_INTERVAL_MS	360 /* for temp gradient - 5 C/s */
995bb772a59SSricharan #define TEMP_ALERT_CONFIG_DEVCT_1	0
996bb772a59SSricharan #define TEMP_ALERT_CONFIG_DEVWDT_32	2
997bb772a59SSricharan 
998bb772a59SSricharan /* MR16 value: refresh full array(no partial array self refresh) */
999bb772a59SSricharan #define MR16_REF_FULL_ARRAY	0
1000bb772a59SSricharan 
1001bb772a59SSricharan /*
1002bb772a59SSricharan  * Maximum number of entries we keep in our array of timing tables
1003bb772a59SSricharan  * We need not keep all the speed bins supported by the device
1004bb772a59SSricharan  * We need to keep timing tables for only the speed bins that we
1005bb772a59SSricharan  * are interested in
1006bb772a59SSricharan  */
1007bb772a59SSricharan #define MAX_NUM_SPEEDBINS	4
1008bb772a59SSricharan 
1009bb772a59SSricharan /* LPDDR2 Densities */
1010bb772a59SSricharan #define LPDDR2_DENSITY_64Mb	0
1011bb772a59SSricharan #define LPDDR2_DENSITY_128Mb	1
1012bb772a59SSricharan #define LPDDR2_DENSITY_256Mb	2
1013bb772a59SSricharan #define LPDDR2_DENSITY_512Mb	3
1014bb772a59SSricharan #define LPDDR2_DENSITY_1Gb	4
1015bb772a59SSricharan #define LPDDR2_DENSITY_2Gb	5
1016bb772a59SSricharan #define LPDDR2_DENSITY_4Gb	6
1017bb772a59SSricharan #define LPDDR2_DENSITY_8Gb	7
1018bb772a59SSricharan #define LPDDR2_DENSITY_16Gb	8
1019bb772a59SSricharan #define LPDDR2_DENSITY_32Gb	9
1020bb772a59SSricharan 
1021bb772a59SSricharan /* LPDDR2 type */
1022bb772a59SSricharan #define	LPDDR2_TYPE_S4	0
1023bb772a59SSricharan #define	LPDDR2_TYPE_S2	1
1024bb772a59SSricharan #define	LPDDR2_TYPE_NVM	2
1025bb772a59SSricharan 
1026bb772a59SSricharan /* LPDDR2 IO width */
1027bb772a59SSricharan #define	LPDDR2_IO_WIDTH_32	0
1028bb772a59SSricharan #define	LPDDR2_IO_WIDTH_16	1
1029bb772a59SSricharan #define	LPDDR2_IO_WIDTH_8	2
1030bb772a59SSricharan 
1031bb772a59SSricharan /* Mode register numbers */
1032bb772a59SSricharan #define LPDDR2_MR0	0
1033bb772a59SSricharan #define LPDDR2_MR1	1
1034bb772a59SSricharan #define LPDDR2_MR2	2
1035bb772a59SSricharan #define LPDDR2_MR3	3
1036bb772a59SSricharan #define LPDDR2_MR4	4
1037bb772a59SSricharan #define LPDDR2_MR5	5
1038bb772a59SSricharan #define LPDDR2_MR6	6
1039bb772a59SSricharan #define LPDDR2_MR7	7
1040bb772a59SSricharan #define LPDDR2_MR8	8
1041bb772a59SSricharan #define LPDDR2_MR9	9
1042bb772a59SSricharan #define LPDDR2_MR10	10
1043bb772a59SSricharan #define LPDDR2_MR11	11
1044bb772a59SSricharan #define LPDDR2_MR16	16
1045bb772a59SSricharan #define LPDDR2_MR17	17
1046bb772a59SSricharan #define LPDDR2_MR18	18
1047bb772a59SSricharan 
1048bb772a59SSricharan /* MR0 */
1049bb772a59SSricharan #define LPDDR2_MR0_DAI_SHIFT	0
1050bb772a59SSricharan #define LPDDR2_MR0_DAI_MASK	1
1051bb772a59SSricharan #define LPDDR2_MR0_DI_SHIFT	1
1052bb772a59SSricharan #define LPDDR2_MR0_DI_MASK	(1 << 1)
1053bb772a59SSricharan #define LPDDR2_MR0_DNVI_SHIFT	2
1054bb772a59SSricharan #define LPDDR2_MR0_DNVI_MASK	(1 << 2)
1055bb772a59SSricharan 
1056bb772a59SSricharan /* MR4 */
1057bb772a59SSricharan #define MR4_SDRAM_REF_RATE_SHIFT	0
1058bb772a59SSricharan #define MR4_SDRAM_REF_RATE_MASK		7
1059bb772a59SSricharan #define MR4_TUF_SHIFT			7
1060bb772a59SSricharan #define MR4_TUF_MASK			(1 << 7)
1061bb772a59SSricharan 
1062bb772a59SSricharan /* MR4 SDRAM Refresh Rate field values */
1063bb772a59SSricharan #define SDRAM_TEMP_LESS_LOW_SHUTDOWN			0x0
1064bb772a59SSricharan #define SDRAM_TEMP_LESS_4X_REFRESH_AND_TIMINGS		0x1
1065bb772a59SSricharan #define SDRAM_TEMP_LESS_2X_REFRESH_AND_TIMINGS		0x2
1066bb772a59SSricharan #define SDRAM_TEMP_NOMINAL				0x3
1067bb772a59SSricharan #define SDRAM_TEMP_RESERVED_4				0x4
1068bb772a59SSricharan #define SDRAM_TEMP_HIGH_DERATE_REFRESH			0x5
1069bb772a59SSricharan #define SDRAM_TEMP_HIGH_DERATE_REFRESH_AND_TIMINGS	0x6
1070bb772a59SSricharan #define SDRAM_TEMP_VERY_HIGH_SHUTDOWN			0x7
1071bb772a59SSricharan 
1072bb772a59SSricharan #define LPDDR2_MANUFACTURER_SAMSUNG	1
1073bb772a59SSricharan #define LPDDR2_MANUFACTURER_QIMONDA	2
1074bb772a59SSricharan #define LPDDR2_MANUFACTURER_ELPIDA	3
1075bb772a59SSricharan #define LPDDR2_MANUFACTURER_ETRON	4
1076bb772a59SSricharan #define LPDDR2_MANUFACTURER_NANYA	5
1077bb772a59SSricharan #define LPDDR2_MANUFACTURER_HYNIX	6
1078bb772a59SSricharan #define LPDDR2_MANUFACTURER_MOSEL	7
1079bb772a59SSricharan #define LPDDR2_MANUFACTURER_WINBOND	8
1080bb772a59SSricharan #define LPDDR2_MANUFACTURER_ESMT	9
1081bb772a59SSricharan #define LPDDR2_MANUFACTURER_SPANSION 11
1082bb772a59SSricharan #define LPDDR2_MANUFACTURER_SST		12
1083bb772a59SSricharan #define LPDDR2_MANUFACTURER_ZMOS	13
1084bb772a59SSricharan #define LPDDR2_MANUFACTURER_INTEL	14
1085bb772a59SSricharan #define LPDDR2_MANUFACTURER_NUMONYX	254
1086bb772a59SSricharan #define LPDDR2_MANUFACTURER_MICRON	255
1087bb772a59SSricharan 
1088bb772a59SSricharan /* MR8 register fields */
1089bb772a59SSricharan #define MR8_TYPE_SHIFT		0x0
1090bb772a59SSricharan #define MR8_TYPE_MASK		0x3
1091bb772a59SSricharan #define MR8_DENSITY_SHIFT	0x2
1092bb772a59SSricharan #define MR8_DENSITY_MASK	(0xF << 0x2)
1093bb772a59SSricharan #define MR8_IO_WIDTH_SHIFT	0x6
1094bb772a59SSricharan #define MR8_IO_WIDTH_MASK	(0x3 << 0x6)
1095bb772a59SSricharan 
10969ca8bfeaSLokesh Vutla /* SDRAM TYPE */
10979ca8bfeaSLokesh Vutla #define EMIF_SDRAM_TYPE_DDR2	0x2
10989ca8bfeaSLokesh Vutla #define EMIF_SDRAM_TYPE_DDR3	0x3
10999ca8bfeaSLokesh Vutla #define EMIF_SDRAM_TYPE_LPDDR2	0x4
11009ca8bfeaSLokesh Vutla 
1101bb772a59SSricharan struct lpddr2_addressing {
1102bb772a59SSricharan 	u8	num_banks;
1103bb772a59SSricharan 	u8	t_REFI_us_x10;
1104bb772a59SSricharan 	u8	row_sz[2]; /* One entry each for x32 and x16 */
1105bb772a59SSricharan 	u8	col_sz[2]; /* One entry each for x32 and x16 */
1106bb772a59SSricharan };
1107bb772a59SSricharan 
1108bb772a59SSricharan /* Structure for timings from the DDR datasheet */
1109bb772a59SSricharan struct lpddr2_ac_timings {
1110bb772a59SSricharan 	u32 max_freq;
1111bb772a59SSricharan 	u8 RL;
1112bb772a59SSricharan 	u8 tRPab;
1113bb772a59SSricharan 	u8 tRCD;
1114bb772a59SSricharan 	u8 tWR;
1115bb772a59SSricharan 	u8 tRASmin;
1116bb772a59SSricharan 	u8 tRRD;
1117bb772a59SSricharan 	u8 tWTRx2;
1118bb772a59SSricharan 	u8 tXSR;
1119bb772a59SSricharan 	u8 tXPx2;
1120bb772a59SSricharan 	u8 tRFCab;
1121bb772a59SSricharan 	u8 tRTPx2;
1122bb772a59SSricharan 	u8 tCKE;
1123bb772a59SSricharan 	u8 tCKESR;
1124bb772a59SSricharan 	u8 tZQCS;
1125bb772a59SSricharan 	u32 tZQCL;
1126bb772a59SSricharan 	u32 tZQINIT;
1127bb772a59SSricharan 	u8 tDQSCKMAXx2;
1128bb772a59SSricharan 	u8 tRASmax;
1129bb772a59SSricharan 	u8 tFAW;
1130bb772a59SSricharan 
1131bb772a59SSricharan };
1132bb772a59SSricharan 
1133bb772a59SSricharan /*
1134bb772a59SSricharan  * Min tCK values for some of the parameters:
1135bb772a59SSricharan  * If the calculated clock cycles for the respective parameter is
1136bb772a59SSricharan  * less than the corresponding min tCK value, we need to set the min
1137bb772a59SSricharan  * tCK value. This may happen at lower frequencies.
1138bb772a59SSricharan  */
1139bb772a59SSricharan struct lpddr2_min_tck {
1140bb772a59SSricharan 	u32 tRL;
1141bb772a59SSricharan 	u32 tRP_AB;
1142bb772a59SSricharan 	u32 tRCD;
1143bb772a59SSricharan 	u32 tWR;
1144bb772a59SSricharan 	u32 tRAS_MIN;
1145bb772a59SSricharan 	u32 tRRD;
1146bb772a59SSricharan 	u32 tWTR;
1147bb772a59SSricharan 	u32 tXP;
1148bb772a59SSricharan 	u32 tRTP;
1149bb772a59SSricharan 	u8  tCKE;
1150bb772a59SSricharan 	u32 tCKESR;
1151bb772a59SSricharan 	u32 tFAW;
1152bb772a59SSricharan };
1153bb772a59SSricharan 
1154bb772a59SSricharan struct lpddr2_device_details {
1155bb772a59SSricharan 	u8	type;
1156bb772a59SSricharan 	u8	density;
1157bb772a59SSricharan 	u8	io_width;
1158bb772a59SSricharan 	u8	manufacturer;
1159bb772a59SSricharan };
1160bb772a59SSricharan 
1161bb772a59SSricharan struct lpddr2_device_timings {
1162bb772a59SSricharan 	const struct lpddr2_ac_timings **ac_timings;
1163bb772a59SSricharan 	const struct lpddr2_min_tck *min_tck;
1164bb772a59SSricharan };
1165bb772a59SSricharan 
1166bb772a59SSricharan /* Details of the devices connected to each chip-select of an EMIF instance */
1167bb772a59SSricharan struct emif_device_details {
1168bb772a59SSricharan 	const struct lpddr2_device_details *cs0_device_details;
1169bb772a59SSricharan 	const struct lpddr2_device_details *cs1_device_details;
1170bb772a59SSricharan 	const struct lpddr2_device_timings *cs0_device_timings;
1171bb772a59SSricharan 	const struct lpddr2_device_timings *cs1_device_timings;
1172bb772a59SSricharan };
1173bb772a59SSricharan 
1174bb772a59SSricharan /*
1175bb772a59SSricharan  * Structure containing shadow of important registers in EMIF
1176bb772a59SSricharan  * The calculation function fills in this structure to be later used for
1177bb772a59SSricharan  * initialization and DVFS
1178bb772a59SSricharan  */
1179bb772a59SSricharan struct emif_regs {
1180bb772a59SSricharan 	u32 freq;
1181bb772a59SSricharan 	u32 sdram_config_init;
1182bb772a59SSricharan 	u32 sdram_config;
118392b0482cSSricharan R 	u32 sdram_config2;
1184bb772a59SSricharan 	u32 ref_ctrl;
1185802bb57aSLokesh Vutla 	u32 ref_ctrl_final;
1186bb772a59SSricharan 	u32 sdram_tim1;
1187bb772a59SSricharan 	u32 sdram_tim2;
1188bb772a59SSricharan 	u32 sdram_tim3;
11898c17cbdfSJyri Sarha 	u32 ocp_config;
1190bb772a59SSricharan 	u32 read_idle_ctrl;
1191bb772a59SSricharan 	u32 zq_config;
1192bb772a59SSricharan 	u32 temp_alert_config;
1193bb772a59SSricharan 	u32 emif_ddr_phy_ctlr_1_init;
1194bb772a59SSricharan 	u32 emif_ddr_phy_ctlr_1;
1195f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_1;
1196f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_2;
1197f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_3;
1198f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_4;
1199f4010734SSRICHARAN R 	u32 emif_ddr_ext_phy_ctrl_5;
120043037d76SLokesh Vutla 	u32 emif_rd_wr_lvl_rmp_win;
120143037d76SLokesh Vutla 	u32 emif_rd_wr_lvl_rmp_ctl;
120243037d76SLokesh Vutla 	u32 emif_rd_wr_lvl_ctl;
120343037d76SLokesh Vutla 	u32 emif_rd_wr_exec_thresh;
12048038b497SCooper Jr., Franklin 	u32 emif_prio_class_serv_map;
12058038b497SCooper Jr., Franklin 	u32 emif_connect_id_serv_1_map;
12068038b497SCooper Jr., Franklin 	u32 emif_connect_id_serv_2_map;
12078038b497SCooper Jr., Franklin 	u32 emif_cos_config;
1208bb772a59SSricharan };
1209bb772a59SSricharan 
1210e05a4f1fSLokesh Vutla struct lpddr2_mr_regs {
1211e05a4f1fSLokesh Vutla 	s8 mr1;
1212e05a4f1fSLokesh Vutla 	s8 mr2;
1213e05a4f1fSLokesh Vutla 	s8 mr3;
1214e05a4f1fSLokesh Vutla 	s8 mr10;
1215e05a4f1fSLokesh Vutla 	s8 mr16;
1216e05a4f1fSLokesh Vutla };
1217e05a4f1fSLokesh Vutla 
121854d022e7SSRICHARAN R struct read_write_regs {
121954d022e7SSRICHARAN R 	u32 read_reg;
122054d022e7SSRICHARAN R 	u32 write_reg;
122154d022e7SSRICHARAN R };
122254d022e7SSRICHARAN R 
1223d3daba10SLokesh Vutla static inline u32 get_emif_rev(u32 base)
1224d3daba10SLokesh Vutla {
1225d3daba10SLokesh Vutla 	struct emif_reg_struct *emif = (struct emif_reg_struct *)base;
1226d3daba10SLokesh Vutla 
1227d3daba10SLokesh Vutla 	return (readl(&emif->emif_mod_id_rev) & EMIF_REG_MAJOR_REVISION_MASK)
1228d3daba10SLokesh Vutla 		>> EMIF_REG_MAJOR_REVISION_SHIFT;
1229d3daba10SLokesh Vutla }
1230d3daba10SLokesh Vutla 
1231b5e01eecSLokesh Vutla /*
1232b5e01eecSLokesh Vutla  * Get SDRAM type connected to EMIF.
1233b5e01eecSLokesh Vutla  * Assuming similar SDRAM parts are connected to both EMIF's
1234b5e01eecSLokesh Vutla  * which is typically the case. So it is sufficient to get
1235b5e01eecSLokesh Vutla  * SDRAM type from EMIF1.
1236b5e01eecSLokesh Vutla  */
12377c352cd3STom Rini static inline u32 emif_sdram_type(u32 sdram_config)
1238b5e01eecSLokesh Vutla {
12397c352cd3STom Rini 	return (sdram_config & EMIF_REG_SDRAM_TYPE_MASK)
12407c352cd3STom Rini 	       >> EMIF_REG_SDRAM_TYPE_SHIFT;
1241b5e01eecSLokesh Vutla }
1242b5e01eecSLokesh Vutla 
1243bb772a59SSricharan /* assert macros */
1244bb772a59SSricharan #if defined(DEBUG)
1245bb772a59SSricharan #define emif_assert(c)	({ if (!(c)) for (;;); })
1246bb772a59SSricharan #else
1247bb772a59SSricharan #define emif_assert(c)	({ if (0) hang(); })
1248bb772a59SSricharan #endif
1249bb772a59SSricharan 
1250bb772a59SSricharan #ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
1251bb772a59SSricharan void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs);
1252bb772a59SSricharan void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs);
1253bb772a59SSricharan #else
1254bb772a59SSricharan struct lpddr2_device_details *emif_get_device_details(u32 emif_nr, u8 cs,
1255bb772a59SSricharan 			struct lpddr2_device_details *lpddr2_dev_details);
1256bb772a59SSricharan void emif_get_device_timings(u32 emif_nr,
1257bb772a59SSricharan 		const struct lpddr2_device_timings **cs0_device_timings,
1258bb772a59SSricharan 		const struct lpddr2_device_timings **cs1_device_timings);
1259bb772a59SSricharan #endif
1260bb772a59SSricharan 
126125476382SSRICHARAN R void do_ext_phy_settings(u32 base, const struct emif_regs *regs);
1262e05a4f1fSLokesh Vutla void get_lpddr2_mr_regs(const struct lpddr2_mr_regs **regs);
126325476382SSRICHARAN R 
1264bb772a59SSricharan #ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
1265bb772a59SSricharan extern u32 *const T_num;
1266bb772a59SSricharan extern u32 *const T_den;
1267bb772a59SSricharan #endif
1268bb772a59SSricharan 
1269784ab7c5SLokesh Vutla void config_data_eye_leveling_samples(u32 emif_base);
127054d022e7SSRICHARAN R const struct read_write_regs *get_bug_regs(u32 *iterations);
1271bb772a59SSricharan #endif
1272