1bb772a59SSricharan /* 2bb772a59SSricharan * OMAP44xx EMIF header 3bb772a59SSricharan * 4bb772a59SSricharan * Copyright (C) 2009-2010 Texas Instruments, Inc. 5bb772a59SSricharan * 6bb772a59SSricharan * Aneesh V <aneesh@ti.com> 7bb772a59SSricharan * 8bb772a59SSricharan * This program is free software; you can redistribute it and/or modify 9bb772a59SSricharan * it under the terms of the GNU General Public License version 2 as 10bb772a59SSricharan * published by the Free Software Foundation. 11bb772a59SSricharan */ 12bb772a59SSricharan 13bb772a59SSricharan #ifndef _EMIF_H_ 14bb772a59SSricharan #define _EMIF_H_ 15bb772a59SSricharan #include <asm/types.h> 16bb772a59SSricharan #include <common.h> 17*d3daba10SLokesh Vutla #include <asm/io.h> 18bb772a59SSricharan 19bb772a59SSricharan /* Base address */ 20bb772a59SSricharan #define EMIF1_BASE 0x4c000000 21bb772a59SSricharan #define EMIF2_BASE 0x4d000000 22bb772a59SSricharan 23*d3daba10SLokesh Vutla #define EMIF_4D 0x4 24*d3daba10SLokesh Vutla #define EMIF_4D5 0x5 25*d3daba10SLokesh Vutla 26fda35eb9STom Rini /* Registers shifts, masks and values */ 27bb772a59SSricharan 28bb772a59SSricharan /* EMIF_MOD_ID_REV */ 29bb772a59SSricharan #define EMIF_REG_SCHEME_SHIFT 30 30bb772a59SSricharan #define EMIF_REG_SCHEME_MASK (0x3 << 30) 31bb772a59SSricharan #define EMIF_REG_MODULE_ID_SHIFT 16 32bb772a59SSricharan #define EMIF_REG_MODULE_ID_MASK (0xfff << 16) 33bb772a59SSricharan #define EMIF_REG_RTL_VERSION_SHIFT 11 34bb772a59SSricharan #define EMIF_REG_RTL_VERSION_MASK (0x1f << 11) 35bb772a59SSricharan #define EMIF_REG_MAJOR_REVISION_SHIFT 8 36bb772a59SSricharan #define EMIF_REG_MAJOR_REVISION_MASK (0x7 << 8) 37bb772a59SSricharan #define EMIF_REG_MINOR_REVISION_SHIFT 0 38bb772a59SSricharan #define EMIF_REG_MINOR_REVISION_MASK (0x3f << 0) 39bb772a59SSricharan 40bb772a59SSricharan /* STATUS */ 41bb772a59SSricharan #define EMIF_REG_BE_SHIFT 31 42bb772a59SSricharan #define EMIF_REG_BE_MASK (1 << 31) 43bb772a59SSricharan #define EMIF_REG_DUAL_CLK_MODE_SHIFT 30 44bb772a59SSricharan #define EMIF_REG_DUAL_CLK_MODE_MASK (1 << 30) 45bb772a59SSricharan #define EMIF_REG_FAST_INIT_SHIFT 29 46bb772a59SSricharan #define EMIF_REG_FAST_INIT_MASK (1 << 29) 47bb772a59SSricharan #define EMIF_REG_PHY_DLL_READY_SHIFT 2 48bb772a59SSricharan #define EMIF_REG_PHY_DLL_READY_MASK (1 << 2) 49bb772a59SSricharan 50bb772a59SSricharan /* SDRAM_CONFIG */ 51bb772a59SSricharan #define EMIF_REG_SDRAM_TYPE_SHIFT 29 52bb772a59SSricharan #define EMIF_REG_SDRAM_TYPE_MASK (0x7 << 29) 53fda35eb9STom Rini #define EMIF_REG_SDRAM_TYPE_DDR1 0 54fda35eb9STom Rini #define EMIF_REG_SDRAM_TYPE_LPDDR1 1 55fda35eb9STom Rini #define EMIF_REG_SDRAM_TYPE_DDR2 2 56fda35eb9STom Rini #define EMIF_REG_SDRAM_TYPE_DDR3 3 57fda35eb9STom Rini #define EMIF_REG_SDRAM_TYPE_LPDDR2_S4 4 58fda35eb9STom Rini #define EMIF_REG_SDRAM_TYPE_LPDDR2_S2 5 59bb772a59SSricharan #define EMIF_REG_IBANK_POS_SHIFT 27 60bb772a59SSricharan #define EMIF_REG_IBANK_POS_MASK (0x3 << 27) 61bb772a59SSricharan #define EMIF_REG_DDR_TERM_SHIFT 24 62bb772a59SSricharan #define EMIF_REG_DDR_TERM_MASK (0x7 << 24) 63bb772a59SSricharan #define EMIF_REG_DDR2_DDQS_SHIFT 23 64bb772a59SSricharan #define EMIF_REG_DDR2_DDQS_MASK (1 << 23) 65bb772a59SSricharan #define EMIF_REG_DYN_ODT_SHIFT 21 66bb772a59SSricharan #define EMIF_REG_DYN_ODT_MASK (0x3 << 21) 67bb772a59SSricharan #define EMIF_REG_DDR_DISABLE_DLL_SHIFT 20 68bb772a59SSricharan #define EMIF_REG_DDR_DISABLE_DLL_MASK (1 << 20) 69bb772a59SSricharan #define EMIF_REG_SDRAM_DRIVE_SHIFT 18 70bb772a59SSricharan #define EMIF_REG_SDRAM_DRIVE_MASK (0x3 << 18) 71bb772a59SSricharan #define EMIF_REG_CWL_SHIFT 16 72bb772a59SSricharan #define EMIF_REG_CWL_MASK (0x3 << 16) 73bb772a59SSricharan #define EMIF_REG_NARROW_MODE_SHIFT 14 74bb772a59SSricharan #define EMIF_REG_NARROW_MODE_MASK (0x3 << 14) 75bb772a59SSricharan #define EMIF_REG_CL_SHIFT 10 76bb772a59SSricharan #define EMIF_REG_CL_MASK (0xf << 10) 77bb772a59SSricharan #define EMIF_REG_ROWSIZE_SHIFT 7 78bb772a59SSricharan #define EMIF_REG_ROWSIZE_MASK (0x7 << 7) 79bb772a59SSricharan #define EMIF_REG_IBANK_SHIFT 4 80bb772a59SSricharan #define EMIF_REG_IBANK_MASK (0x7 << 4) 81bb772a59SSricharan #define EMIF_REG_EBANK_SHIFT 3 82bb772a59SSricharan #define EMIF_REG_EBANK_MASK (1 << 3) 83bb772a59SSricharan #define EMIF_REG_PAGESIZE_SHIFT 0 84bb772a59SSricharan #define EMIF_REG_PAGESIZE_MASK (0x7 << 0) 85bb772a59SSricharan 86bb772a59SSricharan /* SDRAM_CONFIG_2 */ 87bb772a59SSricharan #define EMIF_REG_CS1NVMEN_SHIFT 30 88bb772a59SSricharan #define EMIF_REG_CS1NVMEN_MASK (1 << 30) 89bb772a59SSricharan #define EMIF_REG_EBANK_POS_SHIFT 27 90bb772a59SSricharan #define EMIF_REG_EBANK_POS_MASK (1 << 27) 91bb772a59SSricharan #define EMIF_REG_RDBNUM_SHIFT 4 92bb772a59SSricharan #define EMIF_REG_RDBNUM_MASK (0x3 << 4) 93bb772a59SSricharan #define EMIF_REG_RDBSIZE_SHIFT 0 94bb772a59SSricharan #define EMIF_REG_RDBSIZE_MASK (0x7 << 0) 95bb772a59SSricharan 96bb772a59SSricharan /* SDRAM_REF_CTRL */ 97bb772a59SSricharan #define EMIF_REG_INITREF_DIS_SHIFT 31 98bb772a59SSricharan #define EMIF_REG_INITREF_DIS_MASK (1 << 31) 99bb772a59SSricharan #define EMIF_REG_SRT_SHIFT 29 100bb772a59SSricharan #define EMIF_REG_SRT_MASK (1 << 29) 101bb772a59SSricharan #define EMIF_REG_ASR_SHIFT 28 102bb772a59SSricharan #define EMIF_REG_ASR_MASK (1 << 28) 103bb772a59SSricharan #define EMIF_REG_PASR_SHIFT 24 104bb772a59SSricharan #define EMIF_REG_PASR_MASK (0x7 << 24) 105bb772a59SSricharan #define EMIF_REG_REFRESH_RATE_SHIFT 0 106bb772a59SSricharan #define EMIF_REG_REFRESH_RATE_MASK (0xffff << 0) 107bb772a59SSricharan 108bb772a59SSricharan /* SDRAM_REF_CTRL_SHDW */ 109bb772a59SSricharan #define EMIF_REG_REFRESH_RATE_SHDW_SHIFT 0 110bb772a59SSricharan #define EMIF_REG_REFRESH_RATE_SHDW_MASK (0xffff << 0) 111bb772a59SSricharan 112bb772a59SSricharan /* SDRAM_TIM_1 */ 113bb772a59SSricharan #define EMIF_REG_T_RP_SHIFT 25 114bb772a59SSricharan #define EMIF_REG_T_RP_MASK (0xf << 25) 115bb772a59SSricharan #define EMIF_REG_T_RCD_SHIFT 21 116bb772a59SSricharan #define EMIF_REG_T_RCD_MASK (0xf << 21) 117bb772a59SSricharan #define EMIF_REG_T_WR_SHIFT 17 118bb772a59SSricharan #define EMIF_REG_T_WR_MASK (0xf << 17) 119bb772a59SSricharan #define EMIF_REG_T_RAS_SHIFT 12 120bb772a59SSricharan #define EMIF_REG_T_RAS_MASK (0x1f << 12) 121bb772a59SSricharan #define EMIF_REG_T_RC_SHIFT 6 122bb772a59SSricharan #define EMIF_REG_T_RC_MASK (0x3f << 6) 123bb772a59SSricharan #define EMIF_REG_T_RRD_SHIFT 3 124bb772a59SSricharan #define EMIF_REG_T_RRD_MASK (0x7 << 3) 125bb772a59SSricharan #define EMIF_REG_T_WTR_SHIFT 0 126bb772a59SSricharan #define EMIF_REG_T_WTR_MASK (0x7 << 0) 127bb772a59SSricharan 128bb772a59SSricharan /* SDRAM_TIM_1_SHDW */ 129bb772a59SSricharan #define EMIF_REG_T_RP_SHDW_SHIFT 25 130bb772a59SSricharan #define EMIF_REG_T_RP_SHDW_MASK (0xf << 25) 131bb772a59SSricharan #define EMIF_REG_T_RCD_SHDW_SHIFT 21 132bb772a59SSricharan #define EMIF_REG_T_RCD_SHDW_MASK (0xf << 21) 133bb772a59SSricharan #define EMIF_REG_T_WR_SHDW_SHIFT 17 134bb772a59SSricharan #define EMIF_REG_T_WR_SHDW_MASK (0xf << 17) 135bb772a59SSricharan #define EMIF_REG_T_RAS_SHDW_SHIFT 12 136bb772a59SSricharan #define EMIF_REG_T_RAS_SHDW_MASK (0x1f << 12) 137bb772a59SSricharan #define EMIF_REG_T_RC_SHDW_SHIFT 6 138bb772a59SSricharan #define EMIF_REG_T_RC_SHDW_MASK (0x3f << 6) 139bb772a59SSricharan #define EMIF_REG_T_RRD_SHDW_SHIFT 3 140bb772a59SSricharan #define EMIF_REG_T_RRD_SHDW_MASK (0x7 << 3) 141bb772a59SSricharan #define EMIF_REG_T_WTR_SHDW_SHIFT 0 142bb772a59SSricharan #define EMIF_REG_T_WTR_SHDW_MASK (0x7 << 0) 143bb772a59SSricharan 144bb772a59SSricharan /* SDRAM_TIM_2 */ 145bb772a59SSricharan #define EMIF_REG_T_XP_SHIFT 28 146bb772a59SSricharan #define EMIF_REG_T_XP_MASK (0x7 << 28) 147bb772a59SSricharan #define EMIF_REG_T_ODT_SHIFT 25 148bb772a59SSricharan #define EMIF_REG_T_ODT_MASK (0x7 << 25) 149bb772a59SSricharan #define EMIF_REG_T_XSNR_SHIFT 16 150bb772a59SSricharan #define EMIF_REG_T_XSNR_MASK (0x1ff << 16) 151bb772a59SSricharan #define EMIF_REG_T_XSRD_SHIFT 6 152bb772a59SSricharan #define EMIF_REG_T_XSRD_MASK (0x3ff << 6) 153bb772a59SSricharan #define EMIF_REG_T_RTP_SHIFT 3 154bb772a59SSricharan #define EMIF_REG_T_RTP_MASK (0x7 << 3) 155bb772a59SSricharan #define EMIF_REG_T_CKE_SHIFT 0 156bb772a59SSricharan #define EMIF_REG_T_CKE_MASK (0x7 << 0) 157bb772a59SSricharan 158bb772a59SSricharan /* SDRAM_TIM_2_SHDW */ 159bb772a59SSricharan #define EMIF_REG_T_XP_SHDW_SHIFT 28 160bb772a59SSricharan #define EMIF_REG_T_XP_SHDW_MASK (0x7 << 28) 161bb772a59SSricharan #define EMIF_REG_T_ODT_SHDW_SHIFT 25 162bb772a59SSricharan #define EMIF_REG_T_ODT_SHDW_MASK (0x7 << 25) 163bb772a59SSricharan #define EMIF_REG_T_XSNR_SHDW_SHIFT 16 164bb772a59SSricharan #define EMIF_REG_T_XSNR_SHDW_MASK (0x1ff << 16) 165bb772a59SSricharan #define EMIF_REG_T_XSRD_SHDW_SHIFT 6 166bb772a59SSricharan #define EMIF_REG_T_XSRD_SHDW_MASK (0x3ff << 6) 167bb772a59SSricharan #define EMIF_REG_T_RTP_SHDW_SHIFT 3 168bb772a59SSricharan #define EMIF_REG_T_RTP_SHDW_MASK (0x7 << 3) 169bb772a59SSricharan #define EMIF_REG_T_CKE_SHDW_SHIFT 0 170bb772a59SSricharan #define EMIF_REG_T_CKE_SHDW_MASK (0x7 << 0) 171bb772a59SSricharan 172bb772a59SSricharan /* SDRAM_TIM_3 */ 173bb772a59SSricharan #define EMIF_REG_T_CKESR_SHIFT 21 174bb772a59SSricharan #define EMIF_REG_T_CKESR_MASK (0x7 << 21) 175bb772a59SSricharan #define EMIF_REG_ZQ_ZQCS_SHIFT 15 176bb772a59SSricharan #define EMIF_REG_ZQ_ZQCS_MASK (0x3f << 15) 177bb772a59SSricharan #define EMIF_REG_T_TDQSCKMAX_SHIFT 13 178bb772a59SSricharan #define EMIF_REG_T_TDQSCKMAX_MASK (0x3 << 13) 179bb772a59SSricharan #define EMIF_REG_T_RFC_SHIFT 4 180bb772a59SSricharan #define EMIF_REG_T_RFC_MASK (0x1ff << 4) 181bb772a59SSricharan #define EMIF_REG_T_RAS_MAX_SHIFT 0 182bb772a59SSricharan #define EMIF_REG_T_RAS_MAX_MASK (0xf << 0) 183bb772a59SSricharan 184bb772a59SSricharan /* SDRAM_TIM_3_SHDW */ 185bb772a59SSricharan #define EMIF_REG_T_CKESR_SHDW_SHIFT 21 186bb772a59SSricharan #define EMIF_REG_T_CKESR_SHDW_MASK (0x7 << 21) 187bb772a59SSricharan #define EMIF_REG_ZQ_ZQCS_SHDW_SHIFT 15 188bb772a59SSricharan #define EMIF_REG_ZQ_ZQCS_SHDW_MASK (0x3f << 15) 189bb772a59SSricharan #define EMIF_REG_T_TDQSCKMAX_SHDW_SHIFT 13 190bb772a59SSricharan #define EMIF_REG_T_TDQSCKMAX_SHDW_MASK (0x3 << 13) 191bb772a59SSricharan #define EMIF_REG_T_RFC_SHDW_SHIFT 4 192bb772a59SSricharan #define EMIF_REG_T_RFC_SHDW_MASK (0x1ff << 4) 193bb772a59SSricharan #define EMIF_REG_T_RAS_MAX_SHDW_SHIFT 0 194bb772a59SSricharan #define EMIF_REG_T_RAS_MAX_SHDW_MASK (0xf << 0) 195bb772a59SSricharan 196bb772a59SSricharan /* LPDDR2_NVM_TIM */ 197bb772a59SSricharan #define EMIF_REG_NVM_T_XP_SHIFT 28 198bb772a59SSricharan #define EMIF_REG_NVM_T_XP_MASK (0x7 << 28) 199bb772a59SSricharan #define EMIF_REG_NVM_T_WTR_SHIFT 24 200bb772a59SSricharan #define EMIF_REG_NVM_T_WTR_MASK (0x7 << 24) 201bb772a59SSricharan #define EMIF_REG_NVM_T_RP_SHIFT 20 202bb772a59SSricharan #define EMIF_REG_NVM_T_RP_MASK (0xf << 20) 203bb772a59SSricharan #define EMIF_REG_NVM_T_WRA_SHIFT 16 204bb772a59SSricharan #define EMIF_REG_NVM_T_WRA_MASK (0xf << 16) 205bb772a59SSricharan #define EMIF_REG_NVM_T_RRD_SHIFT 8 206bb772a59SSricharan #define EMIF_REG_NVM_T_RRD_MASK (0xff << 8) 207bb772a59SSricharan #define EMIF_REG_NVM_T_RCDMIN_SHIFT 0 208bb772a59SSricharan #define EMIF_REG_NVM_T_RCDMIN_MASK (0xff << 0) 209bb772a59SSricharan 210bb772a59SSricharan /* LPDDR2_NVM_TIM_SHDW */ 211bb772a59SSricharan #define EMIF_REG_NVM_T_XP_SHDW_SHIFT 28 212bb772a59SSricharan #define EMIF_REG_NVM_T_XP_SHDW_MASK (0x7 << 28) 213bb772a59SSricharan #define EMIF_REG_NVM_T_WTR_SHDW_SHIFT 24 214bb772a59SSricharan #define EMIF_REG_NVM_T_WTR_SHDW_MASK (0x7 << 24) 215bb772a59SSricharan #define EMIF_REG_NVM_T_RP_SHDW_SHIFT 20 216bb772a59SSricharan #define EMIF_REG_NVM_T_RP_SHDW_MASK (0xf << 20) 217bb772a59SSricharan #define EMIF_REG_NVM_T_WRA_SHDW_SHIFT 16 218bb772a59SSricharan #define EMIF_REG_NVM_T_WRA_SHDW_MASK (0xf << 16) 219bb772a59SSricharan #define EMIF_REG_NVM_T_RRD_SHDW_SHIFT 8 220bb772a59SSricharan #define EMIF_REG_NVM_T_RRD_SHDW_MASK (0xff << 8) 221bb772a59SSricharan #define EMIF_REG_NVM_T_RCDMIN_SHDW_SHIFT 0 222bb772a59SSricharan #define EMIF_REG_NVM_T_RCDMIN_SHDW_MASK (0xff << 0) 223bb772a59SSricharan 224bb772a59SSricharan /* PWR_MGMT_CTRL */ 225bb772a59SSricharan #define EMIF_REG_IDLEMODE_SHIFT 30 226bb772a59SSricharan #define EMIF_REG_IDLEMODE_MASK (0x3 << 30) 227bb772a59SSricharan #define EMIF_REG_PD_TIM_SHIFT 12 228bb772a59SSricharan #define EMIF_REG_PD_TIM_MASK (0xf << 12) 229bb772a59SSricharan #define EMIF_REG_DPD_EN_SHIFT 11 230bb772a59SSricharan #define EMIF_REG_DPD_EN_MASK (1 << 11) 231bb772a59SSricharan #define EMIF_REG_LP_MODE_SHIFT 8 232bb772a59SSricharan #define EMIF_REG_LP_MODE_MASK (0x7 << 8) 233bb772a59SSricharan #define EMIF_REG_SR_TIM_SHIFT 4 234bb772a59SSricharan #define EMIF_REG_SR_TIM_MASK (0xf << 4) 235bb772a59SSricharan #define EMIF_REG_CS_TIM_SHIFT 0 236bb772a59SSricharan #define EMIF_REG_CS_TIM_MASK (0xf << 0) 237bb772a59SSricharan 238bb772a59SSricharan /* PWR_MGMT_CTRL_SHDW */ 239aaec4487SSRICHARAN R #define EMIF_REG_PD_TIM_SHDW_SHIFT 12 240aaec4487SSRICHARAN R #define EMIF_REG_PD_TIM_SHDW_MASK (0xf << 12) 241bb772a59SSricharan #define EMIF_REG_SR_TIM_SHDW_SHIFT 4 242bb772a59SSricharan #define EMIF_REG_SR_TIM_SHDW_MASK (0xf << 4) 243bb772a59SSricharan #define EMIF_REG_CS_TIM_SHDW_SHIFT 0 244bb772a59SSricharan #define EMIF_REG_CS_TIM_SHDW_MASK (0xf << 0) 245bb772a59SSricharan 246bb772a59SSricharan /* LPDDR2_MODE_REG_DATA */ 247bb772a59SSricharan #define EMIF_REG_VALUE_0_SHIFT 0 248bb772a59SSricharan #define EMIF_REG_VALUE_0_MASK (0x7f << 0) 249bb772a59SSricharan 250bb772a59SSricharan /* LPDDR2_MODE_REG_CFG */ 251bb772a59SSricharan #define EMIF_REG_CS_SHIFT 31 252bb772a59SSricharan #define EMIF_REG_CS_MASK (1 << 31) 253bb772a59SSricharan #define EMIF_REG_REFRESH_EN_SHIFT 30 254bb772a59SSricharan #define EMIF_REG_REFRESH_EN_MASK (1 << 30) 255bb772a59SSricharan #define EMIF_REG_ADDRESS_SHIFT 0 256bb772a59SSricharan #define EMIF_REG_ADDRESS_MASK (0xff << 0) 257bb772a59SSricharan 258bb772a59SSricharan /* OCP_CONFIG */ 259bb772a59SSricharan #define EMIF_REG_SYS_THRESH_MAX_SHIFT 24 260bb772a59SSricharan #define EMIF_REG_SYS_THRESH_MAX_MASK (0xf << 24) 261bb772a59SSricharan #define EMIF_REG_MPU_THRESH_MAX_SHIFT 20 262bb772a59SSricharan #define EMIF_REG_MPU_THRESH_MAX_MASK (0xf << 20) 263bb772a59SSricharan #define EMIF_REG_LL_THRESH_MAX_SHIFT 16 264bb772a59SSricharan #define EMIF_REG_LL_THRESH_MAX_MASK (0xf << 16) 265bb772a59SSricharan #define EMIF_REG_PR_OLD_COUNT_SHIFT 0 266bb772a59SSricharan #define EMIF_REG_PR_OLD_COUNT_MASK (0xff << 0) 267bb772a59SSricharan 268bb772a59SSricharan /* OCP_CFG_VAL_1 */ 269bb772a59SSricharan #define EMIF_REG_SYS_BUS_WIDTH_SHIFT 30 270bb772a59SSricharan #define EMIF_REG_SYS_BUS_WIDTH_MASK (0x3 << 30) 271bb772a59SSricharan #define EMIF_REG_LL_BUS_WIDTH_SHIFT 28 272bb772a59SSricharan #define EMIF_REG_LL_BUS_WIDTH_MASK (0x3 << 28) 273bb772a59SSricharan #define EMIF_REG_WR_FIFO_DEPTH_SHIFT 8 274bb772a59SSricharan #define EMIF_REG_WR_FIFO_DEPTH_MASK (0xff << 8) 275bb772a59SSricharan #define EMIF_REG_CMD_FIFO_DEPTH_SHIFT 0 276bb772a59SSricharan #define EMIF_REG_CMD_FIFO_DEPTH_MASK (0xff << 0) 277bb772a59SSricharan 278bb772a59SSricharan /* OCP_CFG_VAL_2 */ 279bb772a59SSricharan #define EMIF_REG_RREG_FIFO_DEPTH_SHIFT 16 280bb772a59SSricharan #define EMIF_REG_RREG_FIFO_DEPTH_MASK (0xff << 16) 281bb772a59SSricharan #define EMIF_REG_RSD_FIFO_DEPTH_SHIFT 8 282bb772a59SSricharan #define EMIF_REG_RSD_FIFO_DEPTH_MASK (0xff << 8) 283bb772a59SSricharan #define EMIF_REG_RCMD_FIFO_DEPTH_SHIFT 0 284bb772a59SSricharan #define EMIF_REG_RCMD_FIFO_DEPTH_MASK (0xff << 0) 285bb772a59SSricharan 286bb772a59SSricharan /* IODFT_TLGC */ 287bb772a59SSricharan #define EMIF_REG_TLEC_SHIFT 16 288bb772a59SSricharan #define EMIF_REG_TLEC_MASK (0xffff << 16) 289bb772a59SSricharan #define EMIF_REG_MT_SHIFT 14 290bb772a59SSricharan #define EMIF_REG_MT_MASK (1 << 14) 291bb772a59SSricharan #define EMIF_REG_ACT_CAP_EN_SHIFT 13 292bb772a59SSricharan #define EMIF_REG_ACT_CAP_EN_MASK (1 << 13) 293bb772a59SSricharan #define EMIF_REG_OPG_LD_SHIFT 12 294bb772a59SSricharan #define EMIF_REG_OPG_LD_MASK (1 << 12) 295bb772a59SSricharan #define EMIF_REG_RESET_PHY_SHIFT 10 296bb772a59SSricharan #define EMIF_REG_RESET_PHY_MASK (1 << 10) 297bb772a59SSricharan #define EMIF_REG_MMS_SHIFT 8 298bb772a59SSricharan #define EMIF_REG_MMS_MASK (1 << 8) 299bb772a59SSricharan #define EMIF_REG_MC_SHIFT 4 300bb772a59SSricharan #define EMIF_REG_MC_MASK (0x3 << 4) 301bb772a59SSricharan #define EMIF_REG_PC_SHIFT 1 302bb772a59SSricharan #define EMIF_REG_PC_MASK (0x7 << 1) 303bb772a59SSricharan #define EMIF_REG_TM_SHIFT 0 304bb772a59SSricharan #define EMIF_REG_TM_MASK (1 << 0) 305bb772a59SSricharan 306bb772a59SSricharan /* IODFT_CTRL_MISR_RSLT */ 307bb772a59SSricharan #define EMIF_REG_DQM_TLMR_SHIFT 16 308bb772a59SSricharan #define EMIF_REG_DQM_TLMR_MASK (0x3ff << 16) 309bb772a59SSricharan #define EMIF_REG_CTL_TLMR_SHIFT 0 310bb772a59SSricharan #define EMIF_REG_CTL_TLMR_MASK (0x7ff << 0) 311bb772a59SSricharan 312bb772a59SSricharan /* IODFT_ADDR_MISR_RSLT */ 313bb772a59SSricharan #define EMIF_REG_ADDR_TLMR_SHIFT 0 314bb772a59SSricharan #define EMIF_REG_ADDR_TLMR_MASK (0x1fffff << 0) 315bb772a59SSricharan 316bb772a59SSricharan /* IODFT_DATA_MISR_RSLT_1 */ 317bb772a59SSricharan #define EMIF_REG_DATA_TLMR_31_0_SHIFT 0 318bb772a59SSricharan #define EMIF_REG_DATA_TLMR_31_0_MASK (0xffffffff << 0) 319bb772a59SSricharan 320bb772a59SSricharan /* IODFT_DATA_MISR_RSLT_2 */ 321bb772a59SSricharan #define EMIF_REG_DATA_TLMR_63_32_SHIFT 0 322bb772a59SSricharan #define EMIF_REG_DATA_TLMR_63_32_MASK (0xffffffff << 0) 323bb772a59SSricharan 324bb772a59SSricharan /* IODFT_DATA_MISR_RSLT_3 */ 325bb772a59SSricharan #define EMIF_REG_DATA_TLMR_66_64_SHIFT 0 326bb772a59SSricharan #define EMIF_REG_DATA_TLMR_66_64_MASK (0x7 << 0) 327bb772a59SSricharan 328bb772a59SSricharan /* PERF_CNT_1 */ 329bb772a59SSricharan #define EMIF_REG_COUNTER1_SHIFT 0 330bb772a59SSricharan #define EMIF_REG_COUNTER1_MASK (0xffffffff << 0) 331bb772a59SSricharan 332bb772a59SSricharan /* PERF_CNT_2 */ 333bb772a59SSricharan #define EMIF_REG_COUNTER2_SHIFT 0 334bb772a59SSricharan #define EMIF_REG_COUNTER2_MASK (0xffffffff << 0) 335bb772a59SSricharan 336bb772a59SSricharan /* PERF_CNT_CFG */ 337bb772a59SSricharan #define EMIF_REG_CNTR2_MCONNID_EN_SHIFT 31 338bb772a59SSricharan #define EMIF_REG_CNTR2_MCONNID_EN_MASK (1 << 31) 339bb772a59SSricharan #define EMIF_REG_CNTR2_REGION_EN_SHIFT 30 340bb772a59SSricharan #define EMIF_REG_CNTR2_REGION_EN_MASK (1 << 30) 341bb772a59SSricharan #define EMIF_REG_CNTR2_CFG_SHIFT 16 342bb772a59SSricharan #define EMIF_REG_CNTR2_CFG_MASK (0xf << 16) 343bb772a59SSricharan #define EMIF_REG_CNTR1_MCONNID_EN_SHIFT 15 344bb772a59SSricharan #define EMIF_REG_CNTR1_MCONNID_EN_MASK (1 << 15) 345bb772a59SSricharan #define EMIF_REG_CNTR1_REGION_EN_SHIFT 14 346bb772a59SSricharan #define EMIF_REG_CNTR1_REGION_EN_MASK (1 << 14) 347bb772a59SSricharan #define EMIF_REG_CNTR1_CFG_SHIFT 0 348bb772a59SSricharan #define EMIF_REG_CNTR1_CFG_MASK (0xf << 0) 349bb772a59SSricharan 350bb772a59SSricharan /* PERF_CNT_SEL */ 351bb772a59SSricharan #define EMIF_REG_MCONNID2_SHIFT 24 352bb772a59SSricharan #define EMIF_REG_MCONNID2_MASK (0xff << 24) 353bb772a59SSricharan #define EMIF_REG_REGION_SEL2_SHIFT 16 354bb772a59SSricharan #define EMIF_REG_REGION_SEL2_MASK (0x3 << 16) 355bb772a59SSricharan #define EMIF_REG_MCONNID1_SHIFT 8 356bb772a59SSricharan #define EMIF_REG_MCONNID1_MASK (0xff << 8) 357bb772a59SSricharan #define EMIF_REG_REGION_SEL1_SHIFT 0 358bb772a59SSricharan #define EMIF_REG_REGION_SEL1_MASK (0x3 << 0) 359bb772a59SSricharan 360bb772a59SSricharan /* PERF_CNT_TIM */ 361bb772a59SSricharan #define EMIF_REG_TOTAL_TIME_SHIFT 0 362bb772a59SSricharan #define EMIF_REG_TOTAL_TIME_MASK (0xffffffff << 0) 363bb772a59SSricharan 364bb772a59SSricharan /* READ_IDLE_CTRL */ 365bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_SHIFT 16 366bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_MASK (0xf << 16) 367bb772a59SSricharan #define EMIF_REG_READ_IDLE_INTERVAL_SHIFT 0 368bb772a59SSricharan #define EMIF_REG_READ_IDLE_INTERVAL_MASK (0x1ff << 0) 369bb772a59SSricharan 370bb772a59SSricharan /* READ_IDLE_CTRL_SHDW */ 371bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_SHDW_SHIFT 16 372bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_SHDW_MASK (0xf << 16) 373bb772a59SSricharan #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_SHIFT 0 374bb772a59SSricharan #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_MASK (0x1ff << 0) 375bb772a59SSricharan 376bb772a59SSricharan /* IRQ_EOI */ 377bb772a59SSricharan #define EMIF_REG_EOI_SHIFT 0 378bb772a59SSricharan #define EMIF_REG_EOI_MASK (1 << 0) 379bb772a59SSricharan 380bb772a59SSricharan /* IRQSTATUS_RAW_SYS */ 381bb772a59SSricharan #define EMIF_REG_DNV_SYS_SHIFT 2 382bb772a59SSricharan #define EMIF_REG_DNV_SYS_MASK (1 << 2) 383bb772a59SSricharan #define EMIF_REG_TA_SYS_SHIFT 1 384bb772a59SSricharan #define EMIF_REG_TA_SYS_MASK (1 << 1) 385bb772a59SSricharan #define EMIF_REG_ERR_SYS_SHIFT 0 386bb772a59SSricharan #define EMIF_REG_ERR_SYS_MASK (1 << 0) 387bb772a59SSricharan 388bb772a59SSricharan /* IRQSTATUS_RAW_LL */ 389bb772a59SSricharan #define EMIF_REG_DNV_LL_SHIFT 2 390bb772a59SSricharan #define EMIF_REG_DNV_LL_MASK (1 << 2) 391bb772a59SSricharan #define EMIF_REG_TA_LL_SHIFT 1 392bb772a59SSricharan #define EMIF_REG_TA_LL_MASK (1 << 1) 393bb772a59SSricharan #define EMIF_REG_ERR_LL_SHIFT 0 394bb772a59SSricharan #define EMIF_REG_ERR_LL_MASK (1 << 0) 395bb772a59SSricharan 396bb772a59SSricharan /* IRQSTATUS_SYS */ 397bb772a59SSricharan 398bb772a59SSricharan /* IRQSTATUS_LL */ 399bb772a59SSricharan 400bb772a59SSricharan /* IRQENABLE_SET_SYS */ 401bb772a59SSricharan #define EMIF_REG_EN_DNV_SYS_SHIFT 2 402bb772a59SSricharan #define EMIF_REG_EN_DNV_SYS_MASK (1 << 2) 403bb772a59SSricharan #define EMIF_REG_EN_TA_SYS_SHIFT 1 404bb772a59SSricharan #define EMIF_REG_EN_TA_SYS_MASK (1 << 1) 405bb772a59SSricharan #define EMIF_REG_EN_ERR_SYS_SHIFT 0 406bb772a59SSricharan #define EMIF_REG_EN_ERR_SYS_MASK (1 << 0) 407bb772a59SSricharan 408bb772a59SSricharan /* IRQENABLE_SET_LL */ 409bb772a59SSricharan #define EMIF_REG_EN_DNV_LL_SHIFT 2 410bb772a59SSricharan #define EMIF_REG_EN_DNV_LL_MASK (1 << 2) 411bb772a59SSricharan #define EMIF_REG_EN_TA_LL_SHIFT 1 412bb772a59SSricharan #define EMIF_REG_EN_TA_LL_MASK (1 << 1) 413bb772a59SSricharan #define EMIF_REG_EN_ERR_LL_SHIFT 0 414bb772a59SSricharan #define EMIF_REG_EN_ERR_LL_MASK (1 << 0) 415bb772a59SSricharan 416bb772a59SSricharan /* IRQENABLE_CLR_SYS */ 417bb772a59SSricharan 418bb772a59SSricharan /* IRQENABLE_CLR_LL */ 419bb772a59SSricharan 420bb772a59SSricharan /* ZQ_CONFIG */ 421bb772a59SSricharan #define EMIF_REG_ZQ_CS1EN_SHIFT 31 422bb772a59SSricharan #define EMIF_REG_ZQ_CS1EN_MASK (1 << 31) 423bb772a59SSricharan #define EMIF_REG_ZQ_CS0EN_SHIFT 30 424bb772a59SSricharan #define EMIF_REG_ZQ_CS0EN_MASK (1 << 30) 425bb772a59SSricharan #define EMIF_REG_ZQ_DUALCALEN_SHIFT 29 426bb772a59SSricharan #define EMIF_REG_ZQ_DUALCALEN_MASK (1 << 29) 427bb772a59SSricharan #define EMIF_REG_ZQ_SFEXITEN_SHIFT 28 428bb772a59SSricharan #define EMIF_REG_ZQ_SFEXITEN_MASK (1 << 28) 429bb772a59SSricharan #define EMIF_REG_ZQ_ZQINIT_MULT_SHIFT 18 430bb772a59SSricharan #define EMIF_REG_ZQ_ZQINIT_MULT_MASK (0x3 << 18) 431bb772a59SSricharan #define EMIF_REG_ZQ_ZQCL_MULT_SHIFT 16 432bb772a59SSricharan #define EMIF_REG_ZQ_ZQCL_MULT_MASK (0x3 << 16) 433bb772a59SSricharan #define EMIF_REG_ZQ_REFINTERVAL_SHIFT 0 434bb772a59SSricharan #define EMIF_REG_ZQ_REFINTERVAL_MASK (0xffff << 0) 435bb772a59SSricharan 436bb772a59SSricharan /* TEMP_ALERT_CONFIG */ 437bb772a59SSricharan #define EMIF_REG_TA_CS1EN_SHIFT 31 438bb772a59SSricharan #define EMIF_REG_TA_CS1EN_MASK (1 << 31) 439bb772a59SSricharan #define EMIF_REG_TA_CS0EN_SHIFT 30 440bb772a59SSricharan #define EMIF_REG_TA_CS0EN_MASK (1 << 30) 441bb772a59SSricharan #define EMIF_REG_TA_SFEXITEN_SHIFT 28 442bb772a59SSricharan #define EMIF_REG_TA_SFEXITEN_MASK (1 << 28) 443bb772a59SSricharan #define EMIF_REG_TA_DEVWDT_SHIFT 26 444bb772a59SSricharan #define EMIF_REG_TA_DEVWDT_MASK (0x3 << 26) 445bb772a59SSricharan #define EMIF_REG_TA_DEVCNT_SHIFT 24 446bb772a59SSricharan #define EMIF_REG_TA_DEVCNT_MASK (0x3 << 24) 447bb772a59SSricharan #define EMIF_REG_TA_REFINTERVAL_SHIFT 0 448bb772a59SSricharan #define EMIF_REG_TA_REFINTERVAL_MASK (0x3fffff << 0) 449bb772a59SSricharan 450bb772a59SSricharan /* OCP_ERR_LOG */ 451bb772a59SSricharan #define EMIF_REG_MADDRSPACE_SHIFT 14 452bb772a59SSricharan #define EMIF_REG_MADDRSPACE_MASK (0x3 << 14) 453bb772a59SSricharan #define EMIF_REG_MBURSTSEQ_SHIFT 11 454bb772a59SSricharan #define EMIF_REG_MBURSTSEQ_MASK (0x7 << 11) 455bb772a59SSricharan #define EMIF_REG_MCMD_SHIFT 8 456bb772a59SSricharan #define EMIF_REG_MCMD_MASK (0x7 << 8) 457bb772a59SSricharan #define EMIF_REG_MCONNID_SHIFT 0 458bb772a59SSricharan #define EMIF_REG_MCONNID_MASK (0xff << 0) 459bb772a59SSricharan 460bb772a59SSricharan /* DDR_PHY_CTRL_1 */ 461bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_1_SHIFT 4 462bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_1_MASK (0xfffffff << 4) 463bb772a59SSricharan #define EMIF_REG_READ_LATENCY_SHIFT 0 464bb772a59SSricharan #define EMIF_REG_READ_LATENCY_MASK (0xf << 0) 465bb772a59SSricharan #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHIFT 4 466bb772a59SSricharan #define EMIF_REG_DLL_SLAVE_DLY_CTRL_MASK (0xFF << 4) 467bb772a59SSricharan #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHIFT 12 468bb772a59SSricharan #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_MASK (0xFFFFF << 12) 469bb772a59SSricharan 470bb772a59SSricharan /* DDR_PHY_CTRL_1_SHDW */ 471bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_SHIFT 4 472bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_MASK (0xfffffff << 4) 473bb772a59SSricharan #define EMIF_REG_READ_LATENCY_SHDW_SHIFT 0 474bb772a59SSricharan #define EMIF_REG_READ_LATENCY_SHDW_MASK (0xf << 0) 475bb772a59SSricharan #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_SHIFT 4 476bb772a59SSricharan #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_MASK (0xFF << 4) 477bb772a59SSricharan #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_SHIFT 12 478bb772a59SSricharan #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_MASK (0xFFFFF << 12) 479bb772a59SSricharan 480bb772a59SSricharan /* DDR_PHY_CTRL_2 */ 481bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_2_SHIFT 0 482bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_2_MASK (0xffffffff << 0) 483bb772a59SSricharan 484784ab7c5SLokesh Vutla /*EMIF_READ_WRITE_LEVELING_CONTROL*/ 485784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLFULL_START_SHIFT 31 486784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLFULL_START_MASK (1 << 31) 487784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLINC_PRE_SHIFT 24 488784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLINC_PRE_MASK (0x7F << 24) 489784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLINC_INT_SHIFT 16 490784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLINC_INT_MASK (0xFF << 16) 491784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLGATEINC_INT_SHIFT 8 492784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLGATEINC_INT_MASK (0xFF << 8) 493784ab7c5SLokesh Vutla #define EMIF_REG_WRLVLINC_INT_SHIFT 0 494784ab7c5SLokesh Vutla #define EMIF_REG_WRLVLINC_INT_MASK (0xFF << 0) 495784ab7c5SLokesh Vutla 496784ab7c5SLokesh Vutla /*EMIF_READ_WRITE_LEVELING_RAMP_CONTROL*/ 497784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVL_EN_SHIFT 31 498784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVL_EN_MASK (1 << 31) 499784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT 24 500784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLINC_RMP_PRE_MASK (0x7F << 24) 501784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLINC_RMP_INT_SHIFT 16 502784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLINC_RMP_INT_MASK (0xFF << 16) 503784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLGATEINC_RMP_INT_SHIFT 8 504784ab7c5SLokesh Vutla #define EMIF_REG_RDLVLGATEINC_RMP_INT_MASK (0xFF << 8) 505784ab7c5SLokesh Vutla #define EMIF_REG_WRLVLINC_RMP_INT_SHIFT 0 506784ab7c5SLokesh Vutla #define EMIF_REG_WRLVLINC_RMP_INT_MASK (0xFF << 0) 507784ab7c5SLokesh Vutla 508784ab7c5SLokesh Vutla /*EMIF_READ_WRITE_LEVELING_RAMP_WINDOW*/ 509784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLINC_RMP_WIN_SHIFT 0 510784ab7c5SLokesh Vutla #define EMIF_REG_RDWRLVLINC_RMP_WIN_MASK (0x1FFF << 0) 511784ab7c5SLokesh Vutla 512784ab7c5SLokesh Vutla /*Leveling Fields */ 513784ab7c5SLokesh Vutla #define DDR3_WR_LVL_INT 0x73 514784ab7c5SLokesh Vutla #define DDR3_RD_LVL_INT 0x33 515784ab7c5SLokesh Vutla #define DDR3_RD_LVL_GATE_INT 0x59 516784ab7c5SLokesh Vutla #define RD_RW_LVL_INC_PRE 0x0 517784ab7c5SLokesh Vutla #define DDR3_FULL_LVL (1 << EMIF_REG_RDWRLVL_EN_SHIFT) 518784ab7c5SLokesh Vutla 519784ab7c5SLokesh Vutla #define DDR3_INC_LVL ((DDR3_WR_LVL_INT << EMIF_REG_WRLVLINC_INT_SHIFT) \ 520784ab7c5SLokesh Vutla | (DDR3_RD_LVL_GATE_INT << EMIF_REG_RDLVLGATEINC_INT_SHIFT) \ 521784ab7c5SLokesh Vutla | (DDR3_RD_LVL_INT << EMIF_REG_RDLVLINC_RMP_INT_SHIFT) \ 522784ab7c5SLokesh Vutla | (RD_RW_LVL_INC_PRE << EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT)) 523784ab7c5SLokesh Vutla 524784ab7c5SLokesh Vutla #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES 0x0000C1A7 525784ab7c5SLokesh Vutla #define SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES 0x000001A7 5269100edecSLokesh Vutla #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES_ES2 0x0000C1C7 527784ab7c5SLokesh Vutla 528bb772a59SSricharan /* DMM */ 529bb772a59SSricharan #define DMM_BASE 0x4E000040 530bb772a59SSricharan 531bb772a59SSricharan /* Memory Adapter */ 532bb772a59SSricharan #define MA_BASE 0x482AF040 533bb772a59SSricharan 534bb772a59SSricharan /* DMM_LISA_MAP */ 535bb772a59SSricharan #define EMIF_SYS_ADDR_SHIFT 24 536bb772a59SSricharan #define EMIF_SYS_ADDR_MASK (0xff << 24) 537bb772a59SSricharan #define EMIF_SYS_SIZE_SHIFT 20 538bb772a59SSricharan #define EMIF_SYS_SIZE_MASK (0x7 << 20) 539bb772a59SSricharan #define EMIF_SDRC_INTL_SHIFT 18 540bb772a59SSricharan #define EMIF_SDRC_INTL_MASK (0x3 << 18) 541bb772a59SSricharan #define EMIF_SDRC_ADDRSPC_SHIFT 16 542bb772a59SSricharan #define EMIF_SDRC_ADDRSPC_MASK (0x3 << 16) 543bb772a59SSricharan #define EMIF_SDRC_MAP_SHIFT 8 544bb772a59SSricharan #define EMIF_SDRC_MAP_MASK (0x3 << 8) 545bb772a59SSricharan #define EMIF_SDRC_ADDR_SHIFT 0 546bb772a59SSricharan #define EMIF_SDRC_ADDR_MASK (0xff << 0) 547bb772a59SSricharan 548bb772a59SSricharan /* DMM_LISA_MAP fields */ 549bb772a59SSricharan #define DMM_SDRC_MAP_UNMAPPED 0 550bb772a59SSricharan #define DMM_SDRC_MAP_EMIF1_ONLY 1 551bb772a59SSricharan #define DMM_SDRC_MAP_EMIF2_ONLY 2 552bb772a59SSricharan #define DMM_SDRC_MAP_EMIF1_AND_EMIF2 3 553bb772a59SSricharan 554bb772a59SSricharan #define DMM_SDRC_INTL_NONE 0 555bb772a59SSricharan #define DMM_SDRC_INTL_128B 1 556bb772a59SSricharan #define DMM_SDRC_INTL_256B 2 557bb772a59SSricharan #define DMM_SDRC_INTL_512 3 558bb772a59SSricharan 559bb772a59SSricharan #define DMM_SDRC_ADDR_SPC_SDRAM 0 560bb772a59SSricharan #define DMM_SDRC_ADDR_SPC_NVM 1 561bb772a59SSricharan #define DMM_SDRC_ADDR_SPC_INVALID 2 562bb772a59SSricharan 563bb772a59SSricharan #define DMM_LISA_MAP_INTERLEAVED_BASE_VAL (\ 564bb772a59SSricharan (DMM_SDRC_MAP_EMIF1_AND_EMIF2 << EMIF_SDRC_MAP_SHIFT) |\ 565bb772a59SSricharan (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT) |\ 566bb772a59SSricharan (DMM_SDRC_INTL_128B << EMIF_SDRC_INTL_SHIFT) |\ 567bb772a59SSricharan (CONFIG_SYS_SDRAM_BASE << EMIF_SYS_ADDR_SHIFT)) 568bb772a59SSricharan 569bb772a59SSricharan #define DMM_LISA_MAP_EMIF1_ONLY_BASE_VAL (\ 570bb772a59SSricharan (DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\ 571bb772a59SSricharan (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\ 572bb772a59SSricharan (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)) 573bb772a59SSricharan 574bb772a59SSricharan #define DMM_LISA_MAP_EMIF2_ONLY_BASE_VAL (\ 575bb772a59SSricharan (DMM_SDRC_MAP_EMIF2_ONLY << EMIF_SDRC_MAP_SHIFT)|\ 576bb772a59SSricharan (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\ 577bb772a59SSricharan (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)) 578bb772a59SSricharan 579bb772a59SSricharan /* Trap for invalid TILER PAT entries */ 580bb772a59SSricharan #define DMM_LISA_MAP_0_INVAL_ADDR_TRAP (\ 581bb772a59SSricharan (0 << EMIF_SDRC_ADDR_SHIFT) |\ 582bb772a59SSricharan (DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\ 583bb772a59SSricharan (DMM_SDRC_ADDR_SPC_INVALID << EMIF_SDRC_ADDRSPC_SHIFT)|\ 584bb772a59SSricharan (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)|\ 585bb772a59SSricharan (0xFF << EMIF_SYS_ADDR_SHIFT)) 586bb772a59SSricharan 587f4010734SSRICHARAN R #define EMIF_EXT_PHY_CTRL_TIMING_REG 0x5 588bb772a59SSricharan 589bb772a59SSricharan /* Reg mapping structure */ 590bb772a59SSricharan struct emif_reg_struct { 591bb772a59SSricharan u32 emif_mod_id_rev; 592bb772a59SSricharan u32 emif_status; 593bb772a59SSricharan u32 emif_sdram_config; 594bb772a59SSricharan u32 emif_lpddr2_nvm_config; 595bb772a59SSricharan u32 emif_sdram_ref_ctrl; 596bb772a59SSricharan u32 emif_sdram_ref_ctrl_shdw; 597bb772a59SSricharan u32 emif_sdram_tim_1; 598bb772a59SSricharan u32 emif_sdram_tim_1_shdw; 599bb772a59SSricharan u32 emif_sdram_tim_2; 600bb772a59SSricharan u32 emif_sdram_tim_2_shdw; 601bb772a59SSricharan u32 emif_sdram_tim_3; 602bb772a59SSricharan u32 emif_sdram_tim_3_shdw; 603bb772a59SSricharan u32 emif_lpddr2_nvm_tim; 604bb772a59SSricharan u32 emif_lpddr2_nvm_tim_shdw; 605bb772a59SSricharan u32 emif_pwr_mgmt_ctrl; 606bb772a59SSricharan u32 emif_pwr_mgmt_ctrl_shdw; 607bb772a59SSricharan u32 emif_lpddr2_mode_reg_data; 608bb772a59SSricharan u32 padding1[1]; 609bb772a59SSricharan u32 emif_lpddr2_mode_reg_data_es2; 610bb772a59SSricharan u32 padding11[1]; 611bb772a59SSricharan u32 emif_lpddr2_mode_reg_cfg; 612bb772a59SSricharan u32 emif_l3_config; 613bb772a59SSricharan u32 emif_l3_cfg_val_1; 614bb772a59SSricharan u32 emif_l3_cfg_val_2; 615bb772a59SSricharan u32 emif_iodft_tlgc; 616bb772a59SSricharan u32 padding2[7]; 617bb772a59SSricharan u32 emif_perf_cnt_1; 618bb772a59SSricharan u32 emif_perf_cnt_2; 619bb772a59SSricharan u32 emif_perf_cnt_cfg; 620bb772a59SSricharan u32 emif_perf_cnt_sel; 621bb772a59SSricharan u32 emif_perf_cnt_tim; 622bb772a59SSricharan u32 padding3; 623bb772a59SSricharan u32 emif_read_idlectrl; 624bb772a59SSricharan u32 emif_read_idlectrl_shdw; 625bb772a59SSricharan u32 padding4; 626bb772a59SSricharan u32 emif_irqstatus_raw_sys; 627bb772a59SSricharan u32 emif_irqstatus_raw_ll; 628bb772a59SSricharan u32 emif_irqstatus_sys; 629bb772a59SSricharan u32 emif_irqstatus_ll; 630bb772a59SSricharan u32 emif_irqenable_set_sys; 631bb772a59SSricharan u32 emif_irqenable_set_ll; 632bb772a59SSricharan u32 emif_irqenable_clr_sys; 633bb772a59SSricharan u32 emif_irqenable_clr_ll; 634bb772a59SSricharan u32 padding5; 635bb772a59SSricharan u32 emif_zq_config; 636bb772a59SSricharan u32 emif_temp_alert_config; 637bb772a59SSricharan u32 emif_l3_err_log; 638f4010734SSRICHARAN R u32 emif_rd_wr_lvl_rmp_win; 639f4010734SSRICHARAN R u32 emif_rd_wr_lvl_rmp_ctl; 640f4010734SSRICHARAN R u32 emif_rd_wr_lvl_ctl; 641f4010734SSRICHARAN R u32 padding6[1]; 642bb772a59SSricharan u32 emif_ddr_phy_ctrl_1; 643bb772a59SSricharan u32 emif_ddr_phy_ctrl_1_shdw; 644bb772a59SSricharan u32 emif_ddr_phy_ctrl_2; 645f4010734SSRICHARAN R u32 padding7[12]; 646f4010734SSRICHARAN R u32 emif_rd_wr_exec_thresh; 64754d022e7SSRICHARAN R u32 padding8[7]; 64854d022e7SSRICHARAN R u32 emif_ddr_phy_status[21]; 64954d022e7SSRICHARAN R u32 padding9[27]; 650f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_1; 651f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_1_shdw; 652f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_2; 653f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_2_shdw; 654f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_3; 655f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_3_shdw; 656f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_4; 657f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_4_shdw; 658f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_5; 659f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_5_shdw; 660f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_6; 661f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_6_shdw; 662f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_7; 663f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_7_shdw; 664f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_8; 665f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_8_shdw; 666f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_9; 667f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_9_shdw; 668f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_10; 669f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_10_shdw; 670f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_11; 671f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_11_shdw; 672f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_12; 673f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_12_shdw; 674f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_13; 675f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_13_shdw; 676f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_14; 677f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_14_shdw; 678f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_15; 679f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_15_shdw; 680f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_16; 681f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_16_shdw; 682f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_17; 683f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_17_shdw; 684f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_18; 685f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_18_shdw; 686f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_19; 687f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_19_shdw; 688f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_20; 689f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_20_shdw; 690f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_21; 691f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_21_shdw; 692f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_22; 693f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_22_shdw; 694f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_23; 695f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_23_shdw; 696f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_24; 697f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_24_shdw; 6986c70935dSSRICHARAN R u32 padding[22]; 6996c70935dSSRICHARAN R u32 emif_ddr_fifo_misaligned_clear_1; 7006c70935dSSRICHARAN R u32 emif_ddr_fifo_misaligned_clear_2; 701bb772a59SSricharan }; 702bb772a59SSricharan 703bb772a59SSricharan struct dmm_lisa_map_regs { 704bb772a59SSricharan u32 dmm_lisa_map_0; 705bb772a59SSricharan u32 dmm_lisa_map_1; 706bb772a59SSricharan u32 dmm_lisa_map_2; 707bb772a59SSricharan u32 dmm_lisa_map_3; 7087831419dSLokesh Vutla u8 is_ma_present; 709bb772a59SSricharan }; 710bb772a59SSricharan 711bb772a59SSricharan #define CS0 0 712bb772a59SSricharan #define CS1 1 713bb772a59SSricharan /* The maximum frequency at which the LPDDR2 interface can operate in Hz*/ 714bb772a59SSricharan #define MAX_LPDDR2_FREQ 400000000 /* 400 MHz */ 715bb772a59SSricharan 716bb772a59SSricharan /* 717bb772a59SSricharan * The period of DDR clk is represented as numerator and denominator for 718bb772a59SSricharan * better accuracy in integer based calculations. However, if the numerator 719bb772a59SSricharan * and denominator are very huge there may be chances of overflow in 720bb772a59SSricharan * calculations. So, as a trade-off keep denominator(and consequently 721bb772a59SSricharan * numerator) within a limit sacrificing some accuracy - but not much 722bb772a59SSricharan * If denominator and numerator are already small (such as at 400 MHz) 723bb772a59SSricharan * no adjustment is needed 724bb772a59SSricharan */ 725bb772a59SSricharan #define EMIF_PERIOD_DEN_LIMIT 1000 726bb772a59SSricharan /* 727bb772a59SSricharan * Maximum number of different frequencies supported by EMIF driver 728bb772a59SSricharan * Determines the number of entries in the pointer array for register 729bb772a59SSricharan * cache 730bb772a59SSricharan */ 731bb772a59SSricharan #define EMIF_MAX_NUM_FREQUENCIES 6 732bb772a59SSricharan /* 733bb772a59SSricharan * Indices into the Addressing Table array. 734bb772a59SSricharan * One entry each for all the different types of devices with different 735bb772a59SSricharan * addressing schemes 736bb772a59SSricharan */ 737bb772a59SSricharan #define ADDR_TABLE_INDEX64M 0 738bb772a59SSricharan #define ADDR_TABLE_INDEX128M 1 739bb772a59SSricharan #define ADDR_TABLE_INDEX256M 2 740bb772a59SSricharan #define ADDR_TABLE_INDEX512M 3 741bb772a59SSricharan #define ADDR_TABLE_INDEX1GS4 4 742bb772a59SSricharan #define ADDR_TABLE_INDEX2GS4 5 743bb772a59SSricharan #define ADDR_TABLE_INDEX4G 6 744bb772a59SSricharan #define ADDR_TABLE_INDEX8G 7 745bb772a59SSricharan #define ADDR_TABLE_INDEX1GS2 8 746bb772a59SSricharan #define ADDR_TABLE_INDEX2GS2 9 747bb772a59SSricharan #define ADDR_TABLE_INDEXMAX 10 748bb772a59SSricharan 749bb772a59SSricharan /* Number of Row bits */ 750bb772a59SSricharan #define ROW_9 0 751bb772a59SSricharan #define ROW_10 1 752bb772a59SSricharan #define ROW_11 2 753bb772a59SSricharan #define ROW_12 3 754bb772a59SSricharan #define ROW_13 4 755bb772a59SSricharan #define ROW_14 5 756bb772a59SSricharan #define ROW_15 6 757bb772a59SSricharan #define ROW_16 7 758bb772a59SSricharan 759bb772a59SSricharan /* Number of Column bits */ 760bb772a59SSricharan #define COL_8 0 761bb772a59SSricharan #define COL_9 1 762bb772a59SSricharan #define COL_10 2 763bb772a59SSricharan #define COL_11 3 764bb772a59SSricharan #define COL_7 4 /*Not supported by OMAP included for completeness */ 765bb772a59SSricharan 766bb772a59SSricharan /* Number of Banks*/ 767bb772a59SSricharan #define BANKS1 0 768bb772a59SSricharan #define BANKS2 1 769bb772a59SSricharan #define BANKS4 2 770bb772a59SSricharan #define BANKS8 3 771bb772a59SSricharan 772bb772a59SSricharan /* Refresh rate in micro seconds x 10 */ 773bb772a59SSricharan #define T_REFI_15_6 156 774bb772a59SSricharan #define T_REFI_7_8 78 775bb772a59SSricharan #define T_REFI_3_9 39 776bb772a59SSricharan 777bb772a59SSricharan #define EBANK_CS1_DIS 0 778bb772a59SSricharan #define EBANK_CS1_EN 1 779bb772a59SSricharan 780bb772a59SSricharan /* Read Latency used by the device at reset */ 781bb772a59SSricharan #define RL_BOOT 3 782bb772a59SSricharan /* Read Latency for the highest frequency you want to use */ 783bb772a59SSricharan #ifdef CONFIG_OMAP54XX 784bb772a59SSricharan #define RL_FINAL 8 785bb772a59SSricharan #else 786bb772a59SSricharan #define RL_FINAL 6 787bb772a59SSricharan #endif 788bb772a59SSricharan 789bb772a59SSricharan 790bb772a59SSricharan /* Interleaving policies at EMIF level- between banks and Chip Selects */ 791bb772a59SSricharan #define EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING 0 792bb772a59SSricharan #define EMIF_INTERLEAVING_POLICY_NO_BANK_INTERLEAVING 3 793bb772a59SSricharan 794bb772a59SSricharan /* 795bb772a59SSricharan * Interleaving policy to be used 796bb772a59SSricharan * Currently set to MAX interleaving for better performance 797bb772a59SSricharan */ 798bb772a59SSricharan #define EMIF_INTERLEAVING_POLICY EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING 799bb772a59SSricharan 800bb772a59SSricharan /* State of the core voltage: 801bb772a59SSricharan * This is important for some parameters such as read idle control and 802bb772a59SSricharan * ZQ calibration timings. Timings are much stricter when voltage ramp 803bb772a59SSricharan * is happening compared to when the voltage is stable. 804bb772a59SSricharan * We need to calculate two sets of values for these parameters and use 805bb772a59SSricharan * them accordingly 806bb772a59SSricharan */ 807bb772a59SSricharan #define LPDDR2_VOLTAGE_STABLE 0 808bb772a59SSricharan #define LPDDR2_VOLTAGE_RAMPING 1 809bb772a59SSricharan 810bb772a59SSricharan /* Length of the forced read idle period in terms of cycles */ 811bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_VAL 5 812bb772a59SSricharan 813bb772a59SSricharan /* Interval between forced 'read idles' */ 814bb772a59SSricharan /* To be used when voltage is changed for DPS/DVFS - 1us */ 815bb772a59SSricharan #define READ_IDLE_INTERVAL_DVFS (1*1000) 816bb772a59SSricharan /* 817bb772a59SSricharan * To be used when voltage is not scaled except by Smart Reflex 818bb772a59SSricharan * 50us - or maximum value will do 819bb772a59SSricharan */ 820bb772a59SSricharan #define READ_IDLE_INTERVAL_NORMAL (50*1000) 821bb772a59SSricharan 822bb772a59SSricharan 823bb772a59SSricharan /* 824bb772a59SSricharan * Unless voltage is changing due to DVFS one ZQCS command every 50ms should 825bb772a59SSricharan * be enough. This shoule be enough also in the case when voltage is changing 826bb772a59SSricharan * due to smart-reflex. 827bb772a59SSricharan */ 828bb772a59SSricharan #define EMIF_ZQCS_INTERVAL_NORMAL_IN_US (50*1000) 829bb772a59SSricharan /* 830bb772a59SSricharan * If voltage is changing due to DVFS ZQCS should be performed more 831bb772a59SSricharan * often(every 50us) 832bb772a59SSricharan */ 833bb772a59SSricharan #define EMIF_ZQCS_INTERVAL_DVFS_IN_US 50 834bb772a59SSricharan 835bb772a59SSricharan /* The interval between ZQCL commands as a multiple of ZQCS interval */ 836bb772a59SSricharan #define REG_ZQ_ZQCL_MULT 4 837bb772a59SSricharan /* The interval between ZQINIT commands as a multiple of ZQCL interval */ 838bb772a59SSricharan #define REG_ZQ_ZQINIT_MULT 3 839bb772a59SSricharan /* Enable ZQ Calibration on exiting Self-refresh */ 840bb772a59SSricharan #define REG_ZQ_SFEXITEN_ENABLE 1 841bb772a59SSricharan /* 842bb772a59SSricharan * ZQ Calibration simultaneously on both chip-selects: 843bb772a59SSricharan * Needs one calibration resistor per CS 844bb772a59SSricharan * None of the boards that we know of have this capability 845bb772a59SSricharan * So disabled by default 846bb772a59SSricharan */ 847bb772a59SSricharan #define REG_ZQ_DUALCALEN_DISABLE 0 848bb772a59SSricharan /* 849bb772a59SSricharan * Enable ZQ Calibration by default on CS0. If we are asked to program 850bb772a59SSricharan * the EMIF there will be something connected to CS0 for sure 851bb772a59SSricharan */ 852bb772a59SSricharan #define REG_ZQ_CS0EN_ENABLE 1 853bb772a59SSricharan 854bb772a59SSricharan /* EMIF_PWR_MGMT_CTRL register */ 855bb772a59SSricharan /* Low power modes */ 856bb772a59SSricharan #define LP_MODE_DISABLE 0 857bb772a59SSricharan #define LP_MODE_CLOCK_STOP 1 858bb772a59SSricharan #define LP_MODE_SELF_REFRESH 2 859bb772a59SSricharan #define LP_MODE_PWR_DN 3 860bb772a59SSricharan 861bb772a59SSricharan /* REG_DPD_EN */ 862bb772a59SSricharan #define DPD_DISABLE 0 863bb772a59SSricharan #define DPD_ENABLE 1 864bb772a59SSricharan 865bb772a59SSricharan /* Maximum delay before Low Power Modes */ 866f4010734SSRICHARAN R #define REG_CS_TIM 0x0 86792b0482cSSricharan R #define REG_SR_TIM 0x0 86892b0482cSSricharan R #define REG_PD_TIM 0x0 86992b0482cSSricharan R 870bb772a59SSricharan 871bb772a59SSricharan /* EMIF_PWR_MGMT_CTRL register */ 872bb772a59SSricharan #define EMIF_PWR_MGMT_CTRL (\ 873bb772a59SSricharan ((REG_CS_TIM << EMIF_REG_CS_TIM_SHIFT) & EMIF_REG_CS_TIM_MASK)|\ 874bb772a59SSricharan ((REG_SR_TIM << EMIF_REG_SR_TIM_SHIFT) & EMIF_REG_SR_TIM_MASK)|\ 875bb772a59SSricharan ((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\ 876bb772a59SSricharan ((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\ 877bb772a59SSricharan ((LP_MODE_DISABLE << EMIF_REG_LP_MODE_SHIFT)\ 878bb772a59SSricharan & EMIF_REG_LP_MODE_MASK) |\ 879bb772a59SSricharan ((DPD_DISABLE << EMIF_REG_DPD_EN_SHIFT)\ 880bb772a59SSricharan & EMIF_REG_DPD_EN_MASK))\ 881bb772a59SSricharan 882bb772a59SSricharan #define EMIF_PWR_MGMT_CTRL_SHDW (\ 883bb772a59SSricharan ((REG_CS_TIM << EMIF_REG_CS_TIM_SHDW_SHIFT)\ 884bb772a59SSricharan & EMIF_REG_CS_TIM_SHDW_MASK) |\ 885bb772a59SSricharan ((REG_SR_TIM << EMIF_REG_SR_TIM_SHDW_SHIFT)\ 886bb772a59SSricharan & EMIF_REG_SR_TIM_SHDW_MASK) |\ 887bb772a59SSricharan ((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\ 888bb772a59SSricharan & EMIF_REG_PD_TIM_SHDW_MASK) |\ 889bb772a59SSricharan ((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\ 890bb772a59SSricharan & EMIF_REG_PD_TIM_SHDW_MASK)) 891bb772a59SSricharan 892bb772a59SSricharan /* EMIF_L3_CONFIG register value */ 893bb772a59SSricharan #define EMIF_L3_CONFIG_VAL_SYS_10_LL_0 0x0A0000FF 894bb772a59SSricharan #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_3_LL_0 0x0A300000 895f4010734SSRICHARAN R #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_5_LL_0 0x0A500000 896bb772a59SSricharan 897bb772a59SSricharan /* 898bb772a59SSricharan * Value of bits 12:31 of DDR_PHY_CTRL_1 register: 899bb772a59SSricharan * All these fields have magic values dependent on frequency and 900bb772a59SSricharan * determined by PHY and DLL integration with EMIF. Setting the magic 901bb772a59SSricharan * values suggested by hw team. 902bb772a59SSricharan */ 903bb772a59SSricharan #define EMIF_DDR_PHY_CTRL_1_BASE_VAL 0x049FF 904bb772a59SSricharan #define EMIF_DLL_SLAVE_DLY_CTRL_400_MHZ 0x41 905bb772a59SSricharan #define EMIF_DLL_SLAVE_DLY_CTRL_200_MHZ 0x80 906bb772a59SSricharan #define EMIF_DLL_SLAVE_DLY_CTRL_100_MHZ_AND_LESS 0xFF 907bb772a59SSricharan 908bb772a59SSricharan /* 909bb772a59SSricharan * MR1 value: 910bb772a59SSricharan * Burst length : 8 911bb772a59SSricharan * Burst type : sequential 912bb772a59SSricharan * Wrap : enabled 913bb772a59SSricharan * nWR : 3(default). EMIF does not do pre-charge. 914bb772a59SSricharan * : So nWR is don't care 915bb772a59SSricharan */ 916bb772a59SSricharan #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_3 0x23 917f4010734SSRICHARAN R #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_8 0xc3 918bb772a59SSricharan 919bb772a59SSricharan /* MR2 */ 920bb772a59SSricharan #define MR2_RL3_WL1 1 921bb772a59SSricharan #define MR2_RL4_WL2 2 922bb772a59SSricharan #define MR2_RL5_WL2 3 923bb772a59SSricharan #define MR2_RL6_WL3 4 924bb772a59SSricharan 925bb772a59SSricharan /* MR10: ZQ calibration codes */ 926bb772a59SSricharan #define MR10_ZQ_ZQCS 0x56 927bb772a59SSricharan #define MR10_ZQ_ZQCL 0xAB 928bb772a59SSricharan #define MR10_ZQ_ZQINIT 0xFF 929bb772a59SSricharan #define MR10_ZQ_ZQRESET 0xC3 930bb772a59SSricharan 931bb772a59SSricharan /* TEMP_ALERT_CONFIG */ 932bb772a59SSricharan #define TEMP_ALERT_POLL_INTERVAL_MS 360 /* for temp gradient - 5 C/s */ 933bb772a59SSricharan #define TEMP_ALERT_CONFIG_DEVCT_1 0 934bb772a59SSricharan #define TEMP_ALERT_CONFIG_DEVWDT_32 2 935bb772a59SSricharan 936bb772a59SSricharan /* MR16 value: refresh full array(no partial array self refresh) */ 937bb772a59SSricharan #define MR16_REF_FULL_ARRAY 0 938bb772a59SSricharan 939bb772a59SSricharan /* 940bb772a59SSricharan * Maximum number of entries we keep in our array of timing tables 941bb772a59SSricharan * We need not keep all the speed bins supported by the device 942bb772a59SSricharan * We need to keep timing tables for only the speed bins that we 943bb772a59SSricharan * are interested in 944bb772a59SSricharan */ 945bb772a59SSricharan #define MAX_NUM_SPEEDBINS 4 946bb772a59SSricharan 947bb772a59SSricharan /* LPDDR2 Densities */ 948bb772a59SSricharan #define LPDDR2_DENSITY_64Mb 0 949bb772a59SSricharan #define LPDDR2_DENSITY_128Mb 1 950bb772a59SSricharan #define LPDDR2_DENSITY_256Mb 2 951bb772a59SSricharan #define LPDDR2_DENSITY_512Mb 3 952bb772a59SSricharan #define LPDDR2_DENSITY_1Gb 4 953bb772a59SSricharan #define LPDDR2_DENSITY_2Gb 5 954bb772a59SSricharan #define LPDDR2_DENSITY_4Gb 6 955bb772a59SSricharan #define LPDDR2_DENSITY_8Gb 7 956bb772a59SSricharan #define LPDDR2_DENSITY_16Gb 8 957bb772a59SSricharan #define LPDDR2_DENSITY_32Gb 9 958bb772a59SSricharan 959bb772a59SSricharan /* LPDDR2 type */ 960bb772a59SSricharan #define LPDDR2_TYPE_S4 0 961bb772a59SSricharan #define LPDDR2_TYPE_S2 1 962bb772a59SSricharan #define LPDDR2_TYPE_NVM 2 963bb772a59SSricharan 964bb772a59SSricharan /* LPDDR2 IO width */ 965bb772a59SSricharan #define LPDDR2_IO_WIDTH_32 0 966bb772a59SSricharan #define LPDDR2_IO_WIDTH_16 1 967bb772a59SSricharan #define LPDDR2_IO_WIDTH_8 2 968bb772a59SSricharan 969bb772a59SSricharan /* Mode register numbers */ 970bb772a59SSricharan #define LPDDR2_MR0 0 971bb772a59SSricharan #define LPDDR2_MR1 1 972bb772a59SSricharan #define LPDDR2_MR2 2 973bb772a59SSricharan #define LPDDR2_MR3 3 974bb772a59SSricharan #define LPDDR2_MR4 4 975bb772a59SSricharan #define LPDDR2_MR5 5 976bb772a59SSricharan #define LPDDR2_MR6 6 977bb772a59SSricharan #define LPDDR2_MR7 7 978bb772a59SSricharan #define LPDDR2_MR8 8 979bb772a59SSricharan #define LPDDR2_MR9 9 980bb772a59SSricharan #define LPDDR2_MR10 10 981bb772a59SSricharan #define LPDDR2_MR11 11 982bb772a59SSricharan #define LPDDR2_MR16 16 983bb772a59SSricharan #define LPDDR2_MR17 17 984bb772a59SSricharan #define LPDDR2_MR18 18 985bb772a59SSricharan 986bb772a59SSricharan /* MR0 */ 987bb772a59SSricharan #define LPDDR2_MR0_DAI_SHIFT 0 988bb772a59SSricharan #define LPDDR2_MR0_DAI_MASK 1 989bb772a59SSricharan #define LPDDR2_MR0_DI_SHIFT 1 990bb772a59SSricharan #define LPDDR2_MR0_DI_MASK (1 << 1) 991bb772a59SSricharan #define LPDDR2_MR0_DNVI_SHIFT 2 992bb772a59SSricharan #define LPDDR2_MR0_DNVI_MASK (1 << 2) 993bb772a59SSricharan 994bb772a59SSricharan /* MR4 */ 995bb772a59SSricharan #define MR4_SDRAM_REF_RATE_SHIFT 0 996bb772a59SSricharan #define MR4_SDRAM_REF_RATE_MASK 7 997bb772a59SSricharan #define MR4_TUF_SHIFT 7 998bb772a59SSricharan #define MR4_TUF_MASK (1 << 7) 999bb772a59SSricharan 1000bb772a59SSricharan /* MR4 SDRAM Refresh Rate field values */ 1001bb772a59SSricharan #define SDRAM_TEMP_LESS_LOW_SHUTDOWN 0x0 1002bb772a59SSricharan #define SDRAM_TEMP_LESS_4X_REFRESH_AND_TIMINGS 0x1 1003bb772a59SSricharan #define SDRAM_TEMP_LESS_2X_REFRESH_AND_TIMINGS 0x2 1004bb772a59SSricharan #define SDRAM_TEMP_NOMINAL 0x3 1005bb772a59SSricharan #define SDRAM_TEMP_RESERVED_4 0x4 1006bb772a59SSricharan #define SDRAM_TEMP_HIGH_DERATE_REFRESH 0x5 1007bb772a59SSricharan #define SDRAM_TEMP_HIGH_DERATE_REFRESH_AND_TIMINGS 0x6 1008bb772a59SSricharan #define SDRAM_TEMP_VERY_HIGH_SHUTDOWN 0x7 1009bb772a59SSricharan 1010bb772a59SSricharan #define LPDDR2_MANUFACTURER_SAMSUNG 1 1011bb772a59SSricharan #define LPDDR2_MANUFACTURER_QIMONDA 2 1012bb772a59SSricharan #define LPDDR2_MANUFACTURER_ELPIDA 3 1013bb772a59SSricharan #define LPDDR2_MANUFACTURER_ETRON 4 1014bb772a59SSricharan #define LPDDR2_MANUFACTURER_NANYA 5 1015bb772a59SSricharan #define LPDDR2_MANUFACTURER_HYNIX 6 1016bb772a59SSricharan #define LPDDR2_MANUFACTURER_MOSEL 7 1017bb772a59SSricharan #define LPDDR2_MANUFACTURER_WINBOND 8 1018bb772a59SSricharan #define LPDDR2_MANUFACTURER_ESMT 9 1019bb772a59SSricharan #define LPDDR2_MANUFACTURER_SPANSION 11 1020bb772a59SSricharan #define LPDDR2_MANUFACTURER_SST 12 1021bb772a59SSricharan #define LPDDR2_MANUFACTURER_ZMOS 13 1022bb772a59SSricharan #define LPDDR2_MANUFACTURER_INTEL 14 1023bb772a59SSricharan #define LPDDR2_MANUFACTURER_NUMONYX 254 1024bb772a59SSricharan #define LPDDR2_MANUFACTURER_MICRON 255 1025bb772a59SSricharan 1026bb772a59SSricharan /* MR8 register fields */ 1027bb772a59SSricharan #define MR8_TYPE_SHIFT 0x0 1028bb772a59SSricharan #define MR8_TYPE_MASK 0x3 1029bb772a59SSricharan #define MR8_DENSITY_SHIFT 0x2 1030bb772a59SSricharan #define MR8_DENSITY_MASK (0xF << 0x2) 1031bb772a59SSricharan #define MR8_IO_WIDTH_SHIFT 0x6 1032bb772a59SSricharan #define MR8_IO_WIDTH_MASK (0x3 << 0x6) 1033bb772a59SSricharan 10349ca8bfeaSLokesh Vutla /* SDRAM TYPE */ 10359ca8bfeaSLokesh Vutla #define EMIF_SDRAM_TYPE_DDR2 0x2 10369ca8bfeaSLokesh Vutla #define EMIF_SDRAM_TYPE_DDR3 0x3 10379ca8bfeaSLokesh Vutla #define EMIF_SDRAM_TYPE_LPDDR2 0x4 10389ca8bfeaSLokesh Vutla 1039bb772a59SSricharan struct lpddr2_addressing { 1040bb772a59SSricharan u8 num_banks; 1041bb772a59SSricharan u8 t_REFI_us_x10; 1042bb772a59SSricharan u8 row_sz[2]; /* One entry each for x32 and x16 */ 1043bb772a59SSricharan u8 col_sz[2]; /* One entry each for x32 and x16 */ 1044bb772a59SSricharan }; 1045bb772a59SSricharan 1046bb772a59SSricharan /* Structure for timings from the DDR datasheet */ 1047bb772a59SSricharan struct lpddr2_ac_timings { 1048bb772a59SSricharan u32 max_freq; 1049bb772a59SSricharan u8 RL; 1050bb772a59SSricharan u8 tRPab; 1051bb772a59SSricharan u8 tRCD; 1052bb772a59SSricharan u8 tWR; 1053bb772a59SSricharan u8 tRASmin; 1054bb772a59SSricharan u8 tRRD; 1055bb772a59SSricharan u8 tWTRx2; 1056bb772a59SSricharan u8 tXSR; 1057bb772a59SSricharan u8 tXPx2; 1058bb772a59SSricharan u8 tRFCab; 1059bb772a59SSricharan u8 tRTPx2; 1060bb772a59SSricharan u8 tCKE; 1061bb772a59SSricharan u8 tCKESR; 1062bb772a59SSricharan u8 tZQCS; 1063bb772a59SSricharan u32 tZQCL; 1064bb772a59SSricharan u32 tZQINIT; 1065bb772a59SSricharan u8 tDQSCKMAXx2; 1066bb772a59SSricharan u8 tRASmax; 1067bb772a59SSricharan u8 tFAW; 1068bb772a59SSricharan 1069bb772a59SSricharan }; 1070bb772a59SSricharan 1071bb772a59SSricharan /* 1072bb772a59SSricharan * Min tCK values for some of the parameters: 1073bb772a59SSricharan * If the calculated clock cycles for the respective parameter is 1074bb772a59SSricharan * less than the corresponding min tCK value, we need to set the min 1075bb772a59SSricharan * tCK value. This may happen at lower frequencies. 1076bb772a59SSricharan */ 1077bb772a59SSricharan struct lpddr2_min_tck { 1078bb772a59SSricharan u32 tRL; 1079bb772a59SSricharan u32 tRP_AB; 1080bb772a59SSricharan u32 tRCD; 1081bb772a59SSricharan u32 tWR; 1082bb772a59SSricharan u32 tRAS_MIN; 1083bb772a59SSricharan u32 tRRD; 1084bb772a59SSricharan u32 tWTR; 1085bb772a59SSricharan u32 tXP; 1086bb772a59SSricharan u32 tRTP; 1087bb772a59SSricharan u8 tCKE; 1088bb772a59SSricharan u32 tCKESR; 1089bb772a59SSricharan u32 tFAW; 1090bb772a59SSricharan }; 1091bb772a59SSricharan 1092bb772a59SSricharan struct lpddr2_device_details { 1093bb772a59SSricharan u8 type; 1094bb772a59SSricharan u8 density; 1095bb772a59SSricharan u8 io_width; 1096bb772a59SSricharan u8 manufacturer; 1097bb772a59SSricharan }; 1098bb772a59SSricharan 1099bb772a59SSricharan struct lpddr2_device_timings { 1100bb772a59SSricharan const struct lpddr2_ac_timings **ac_timings; 1101bb772a59SSricharan const struct lpddr2_min_tck *min_tck; 1102bb772a59SSricharan }; 1103bb772a59SSricharan 1104bb772a59SSricharan /* Details of the devices connected to each chip-select of an EMIF instance */ 1105bb772a59SSricharan struct emif_device_details { 1106bb772a59SSricharan const struct lpddr2_device_details *cs0_device_details; 1107bb772a59SSricharan const struct lpddr2_device_details *cs1_device_details; 1108bb772a59SSricharan const struct lpddr2_device_timings *cs0_device_timings; 1109bb772a59SSricharan const struct lpddr2_device_timings *cs1_device_timings; 1110bb772a59SSricharan }; 1111bb772a59SSricharan 1112bb772a59SSricharan /* 1113bb772a59SSricharan * Structure containing shadow of important registers in EMIF 1114bb772a59SSricharan * The calculation function fills in this structure to be later used for 1115bb772a59SSricharan * initialization and DVFS 1116bb772a59SSricharan */ 1117bb772a59SSricharan struct emif_regs { 1118bb772a59SSricharan u32 freq; 1119bb772a59SSricharan u32 sdram_config_init; 1120bb772a59SSricharan u32 sdram_config; 112192b0482cSSricharan R u32 sdram_config2; 1122bb772a59SSricharan u32 ref_ctrl; 1123bb772a59SSricharan u32 sdram_tim1; 1124bb772a59SSricharan u32 sdram_tim2; 1125bb772a59SSricharan u32 sdram_tim3; 1126bb772a59SSricharan u32 read_idle_ctrl; 1127bb772a59SSricharan u32 zq_config; 1128bb772a59SSricharan u32 temp_alert_config; 1129bb772a59SSricharan u32 emif_ddr_phy_ctlr_1_init; 1130bb772a59SSricharan u32 emif_ddr_phy_ctlr_1; 1131f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_1; 1132f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_2; 1133f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_3; 1134f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_4; 1135f4010734SSRICHARAN R u32 emif_ddr_ext_phy_ctrl_5; 113643037d76SLokesh Vutla u32 emif_rd_wr_lvl_rmp_win; 113743037d76SLokesh Vutla u32 emif_rd_wr_lvl_rmp_ctl; 113843037d76SLokesh Vutla u32 emif_rd_wr_lvl_ctl; 113943037d76SLokesh Vutla u32 emif_rd_wr_exec_thresh; 1140bb772a59SSricharan }; 1141bb772a59SSricharan 1142e05a4f1fSLokesh Vutla struct lpddr2_mr_regs { 1143e05a4f1fSLokesh Vutla s8 mr1; 1144e05a4f1fSLokesh Vutla s8 mr2; 1145e05a4f1fSLokesh Vutla s8 mr3; 1146e05a4f1fSLokesh Vutla s8 mr10; 1147e05a4f1fSLokesh Vutla s8 mr16; 1148e05a4f1fSLokesh Vutla }; 1149e05a4f1fSLokesh Vutla 115054d022e7SSRICHARAN R struct read_write_regs { 115154d022e7SSRICHARAN R u32 read_reg; 115254d022e7SSRICHARAN R u32 write_reg; 115354d022e7SSRICHARAN R }; 115454d022e7SSRICHARAN R 1155*d3daba10SLokesh Vutla static inline u32 get_emif_rev(u32 base) 1156*d3daba10SLokesh Vutla { 1157*d3daba10SLokesh Vutla struct emif_reg_struct *emif = (struct emif_reg_struct *)base; 1158*d3daba10SLokesh Vutla 1159*d3daba10SLokesh Vutla return (readl(&emif->emif_mod_id_rev) & EMIF_REG_MAJOR_REVISION_MASK) 1160*d3daba10SLokesh Vutla >> EMIF_REG_MAJOR_REVISION_SHIFT; 1161*d3daba10SLokesh Vutla } 1162*d3daba10SLokesh Vutla 1163bb772a59SSricharan /* assert macros */ 1164bb772a59SSricharan #if defined(DEBUG) 1165bb772a59SSricharan #define emif_assert(c) ({ if (!(c)) for (;;); }) 1166bb772a59SSricharan #else 1167bb772a59SSricharan #define emif_assert(c) ({ if (0) hang(); }) 1168bb772a59SSricharan #endif 1169bb772a59SSricharan 1170bb772a59SSricharan #ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS 1171bb772a59SSricharan void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs); 1172bb772a59SSricharan void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs); 1173bb772a59SSricharan #else 1174bb772a59SSricharan struct lpddr2_device_details *emif_get_device_details(u32 emif_nr, u8 cs, 1175bb772a59SSricharan struct lpddr2_device_details *lpddr2_dev_details); 1176bb772a59SSricharan void emif_get_device_timings(u32 emif_nr, 1177bb772a59SSricharan const struct lpddr2_device_timings **cs0_device_timings, 1178bb772a59SSricharan const struct lpddr2_device_timings **cs1_device_timings); 1179bb772a59SSricharan #endif 1180bb772a59SSricharan 118125476382SSRICHARAN R void do_ext_phy_settings(u32 base, const struct emif_regs *regs); 1182e05a4f1fSLokesh Vutla void get_lpddr2_mr_regs(const struct lpddr2_mr_regs **regs); 118325476382SSRICHARAN R 1184bb772a59SSricharan #ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS 1185bb772a59SSricharan extern u32 *const T_num; 1186bb772a59SSricharan extern u32 *const T_den; 1187bb772a59SSricharan #endif 1188bb772a59SSricharan 1189784ab7c5SLokesh Vutla void config_data_eye_leveling_samples(u32 emif_base); 11909ca8bfeaSLokesh Vutla u32 emif_sdram_type(void); 119154d022e7SSRICHARAN R const struct read_write_regs *get_bug_regs(u32 *iterations); 1192bb772a59SSricharan #endif 1193