1*bb772a59SSricharan /* 2*bb772a59SSricharan * OMAP44xx EMIF header 3*bb772a59SSricharan * 4*bb772a59SSricharan * Copyright (C) 2009-2010 Texas Instruments, Inc. 5*bb772a59SSricharan * 6*bb772a59SSricharan * Aneesh V <aneesh@ti.com> 7*bb772a59SSricharan * 8*bb772a59SSricharan * This program is free software; you can redistribute it and/or modify 9*bb772a59SSricharan * it under the terms of the GNU General Public License version 2 as 10*bb772a59SSricharan * published by the Free Software Foundation. 11*bb772a59SSricharan */ 12*bb772a59SSricharan 13*bb772a59SSricharan #ifndef _EMIF_H_ 14*bb772a59SSricharan #define _EMIF_H_ 15*bb772a59SSricharan #include <asm/types.h> 16*bb772a59SSricharan #include <common.h> 17*bb772a59SSricharan 18*bb772a59SSricharan /* Base address */ 19*bb772a59SSricharan #define EMIF1_BASE 0x4c000000 20*bb772a59SSricharan #define EMIF2_BASE 0x4d000000 21*bb772a59SSricharan 22*bb772a59SSricharan /* Registers shifts and masks */ 23*bb772a59SSricharan 24*bb772a59SSricharan /* EMIF_MOD_ID_REV */ 25*bb772a59SSricharan #define EMIF_REG_SCHEME_SHIFT 30 26*bb772a59SSricharan #define EMIF_REG_SCHEME_MASK (0x3 << 30) 27*bb772a59SSricharan #define EMIF_REG_MODULE_ID_SHIFT 16 28*bb772a59SSricharan #define EMIF_REG_MODULE_ID_MASK (0xfff << 16) 29*bb772a59SSricharan #define EMIF_REG_RTL_VERSION_SHIFT 11 30*bb772a59SSricharan #define EMIF_REG_RTL_VERSION_MASK (0x1f << 11) 31*bb772a59SSricharan #define EMIF_REG_MAJOR_REVISION_SHIFT 8 32*bb772a59SSricharan #define EMIF_REG_MAJOR_REVISION_MASK (0x7 << 8) 33*bb772a59SSricharan #define EMIF_REG_MINOR_REVISION_SHIFT 0 34*bb772a59SSricharan #define EMIF_REG_MINOR_REVISION_MASK (0x3f << 0) 35*bb772a59SSricharan 36*bb772a59SSricharan /* STATUS */ 37*bb772a59SSricharan #define EMIF_REG_BE_SHIFT 31 38*bb772a59SSricharan #define EMIF_REG_BE_MASK (1 << 31) 39*bb772a59SSricharan #define EMIF_REG_DUAL_CLK_MODE_SHIFT 30 40*bb772a59SSricharan #define EMIF_REG_DUAL_CLK_MODE_MASK (1 << 30) 41*bb772a59SSricharan #define EMIF_REG_FAST_INIT_SHIFT 29 42*bb772a59SSricharan #define EMIF_REG_FAST_INIT_MASK (1 << 29) 43*bb772a59SSricharan #define EMIF_REG_PHY_DLL_READY_SHIFT 2 44*bb772a59SSricharan #define EMIF_REG_PHY_DLL_READY_MASK (1 << 2) 45*bb772a59SSricharan 46*bb772a59SSricharan /* SDRAM_CONFIG */ 47*bb772a59SSricharan #define EMIF_REG_SDRAM_TYPE_SHIFT 29 48*bb772a59SSricharan #define EMIF_REG_SDRAM_TYPE_MASK (0x7 << 29) 49*bb772a59SSricharan #define EMIF_REG_IBANK_POS_SHIFT 27 50*bb772a59SSricharan #define EMIF_REG_IBANK_POS_MASK (0x3 << 27) 51*bb772a59SSricharan #define EMIF_REG_DDR_TERM_SHIFT 24 52*bb772a59SSricharan #define EMIF_REG_DDR_TERM_MASK (0x7 << 24) 53*bb772a59SSricharan #define EMIF_REG_DDR2_DDQS_SHIFT 23 54*bb772a59SSricharan #define EMIF_REG_DDR2_DDQS_MASK (1 << 23) 55*bb772a59SSricharan #define EMIF_REG_DYN_ODT_SHIFT 21 56*bb772a59SSricharan #define EMIF_REG_DYN_ODT_MASK (0x3 << 21) 57*bb772a59SSricharan #define EMIF_REG_DDR_DISABLE_DLL_SHIFT 20 58*bb772a59SSricharan #define EMIF_REG_DDR_DISABLE_DLL_MASK (1 << 20) 59*bb772a59SSricharan #define EMIF_REG_SDRAM_DRIVE_SHIFT 18 60*bb772a59SSricharan #define EMIF_REG_SDRAM_DRIVE_MASK (0x3 << 18) 61*bb772a59SSricharan #define EMIF_REG_CWL_SHIFT 16 62*bb772a59SSricharan #define EMIF_REG_CWL_MASK (0x3 << 16) 63*bb772a59SSricharan #define EMIF_REG_NARROW_MODE_SHIFT 14 64*bb772a59SSricharan #define EMIF_REG_NARROW_MODE_MASK (0x3 << 14) 65*bb772a59SSricharan #define EMIF_REG_CL_SHIFT 10 66*bb772a59SSricharan #define EMIF_REG_CL_MASK (0xf << 10) 67*bb772a59SSricharan #define EMIF_REG_ROWSIZE_SHIFT 7 68*bb772a59SSricharan #define EMIF_REG_ROWSIZE_MASK (0x7 << 7) 69*bb772a59SSricharan #define EMIF_REG_IBANK_SHIFT 4 70*bb772a59SSricharan #define EMIF_REG_IBANK_MASK (0x7 << 4) 71*bb772a59SSricharan #define EMIF_REG_EBANK_SHIFT 3 72*bb772a59SSricharan #define EMIF_REG_EBANK_MASK (1 << 3) 73*bb772a59SSricharan #define EMIF_REG_PAGESIZE_SHIFT 0 74*bb772a59SSricharan #define EMIF_REG_PAGESIZE_MASK (0x7 << 0) 75*bb772a59SSricharan 76*bb772a59SSricharan /* SDRAM_CONFIG_2 */ 77*bb772a59SSricharan #define EMIF_REG_CS1NVMEN_SHIFT 30 78*bb772a59SSricharan #define EMIF_REG_CS1NVMEN_MASK (1 << 30) 79*bb772a59SSricharan #define EMIF_REG_EBANK_POS_SHIFT 27 80*bb772a59SSricharan #define EMIF_REG_EBANK_POS_MASK (1 << 27) 81*bb772a59SSricharan #define EMIF_REG_RDBNUM_SHIFT 4 82*bb772a59SSricharan #define EMIF_REG_RDBNUM_MASK (0x3 << 4) 83*bb772a59SSricharan #define EMIF_REG_RDBSIZE_SHIFT 0 84*bb772a59SSricharan #define EMIF_REG_RDBSIZE_MASK (0x7 << 0) 85*bb772a59SSricharan 86*bb772a59SSricharan /* SDRAM_REF_CTRL */ 87*bb772a59SSricharan #define EMIF_REG_INITREF_DIS_SHIFT 31 88*bb772a59SSricharan #define EMIF_REG_INITREF_DIS_MASK (1 << 31) 89*bb772a59SSricharan #define EMIF_REG_SRT_SHIFT 29 90*bb772a59SSricharan #define EMIF_REG_SRT_MASK (1 << 29) 91*bb772a59SSricharan #define EMIF_REG_ASR_SHIFT 28 92*bb772a59SSricharan #define EMIF_REG_ASR_MASK (1 << 28) 93*bb772a59SSricharan #define EMIF_REG_PASR_SHIFT 24 94*bb772a59SSricharan #define EMIF_REG_PASR_MASK (0x7 << 24) 95*bb772a59SSricharan #define EMIF_REG_REFRESH_RATE_SHIFT 0 96*bb772a59SSricharan #define EMIF_REG_REFRESH_RATE_MASK (0xffff << 0) 97*bb772a59SSricharan 98*bb772a59SSricharan /* SDRAM_REF_CTRL_SHDW */ 99*bb772a59SSricharan #define EMIF_REG_REFRESH_RATE_SHDW_SHIFT 0 100*bb772a59SSricharan #define EMIF_REG_REFRESH_RATE_SHDW_MASK (0xffff << 0) 101*bb772a59SSricharan 102*bb772a59SSricharan /* SDRAM_TIM_1 */ 103*bb772a59SSricharan #define EMIF_REG_T_RP_SHIFT 25 104*bb772a59SSricharan #define EMIF_REG_T_RP_MASK (0xf << 25) 105*bb772a59SSricharan #define EMIF_REG_T_RCD_SHIFT 21 106*bb772a59SSricharan #define EMIF_REG_T_RCD_MASK (0xf << 21) 107*bb772a59SSricharan #define EMIF_REG_T_WR_SHIFT 17 108*bb772a59SSricharan #define EMIF_REG_T_WR_MASK (0xf << 17) 109*bb772a59SSricharan #define EMIF_REG_T_RAS_SHIFT 12 110*bb772a59SSricharan #define EMIF_REG_T_RAS_MASK (0x1f << 12) 111*bb772a59SSricharan #define EMIF_REG_T_RC_SHIFT 6 112*bb772a59SSricharan #define EMIF_REG_T_RC_MASK (0x3f << 6) 113*bb772a59SSricharan #define EMIF_REG_T_RRD_SHIFT 3 114*bb772a59SSricharan #define EMIF_REG_T_RRD_MASK (0x7 << 3) 115*bb772a59SSricharan #define EMIF_REG_T_WTR_SHIFT 0 116*bb772a59SSricharan #define EMIF_REG_T_WTR_MASK (0x7 << 0) 117*bb772a59SSricharan 118*bb772a59SSricharan /* SDRAM_TIM_1_SHDW */ 119*bb772a59SSricharan #define EMIF_REG_T_RP_SHDW_SHIFT 25 120*bb772a59SSricharan #define EMIF_REG_T_RP_SHDW_MASK (0xf << 25) 121*bb772a59SSricharan #define EMIF_REG_T_RCD_SHDW_SHIFT 21 122*bb772a59SSricharan #define EMIF_REG_T_RCD_SHDW_MASK (0xf << 21) 123*bb772a59SSricharan #define EMIF_REG_T_WR_SHDW_SHIFT 17 124*bb772a59SSricharan #define EMIF_REG_T_WR_SHDW_MASK (0xf << 17) 125*bb772a59SSricharan #define EMIF_REG_T_RAS_SHDW_SHIFT 12 126*bb772a59SSricharan #define EMIF_REG_T_RAS_SHDW_MASK (0x1f << 12) 127*bb772a59SSricharan #define EMIF_REG_T_RC_SHDW_SHIFT 6 128*bb772a59SSricharan #define EMIF_REG_T_RC_SHDW_MASK (0x3f << 6) 129*bb772a59SSricharan #define EMIF_REG_T_RRD_SHDW_SHIFT 3 130*bb772a59SSricharan #define EMIF_REG_T_RRD_SHDW_MASK (0x7 << 3) 131*bb772a59SSricharan #define EMIF_REG_T_WTR_SHDW_SHIFT 0 132*bb772a59SSricharan #define EMIF_REG_T_WTR_SHDW_MASK (0x7 << 0) 133*bb772a59SSricharan 134*bb772a59SSricharan /* SDRAM_TIM_2 */ 135*bb772a59SSricharan #define EMIF_REG_T_XP_SHIFT 28 136*bb772a59SSricharan #define EMIF_REG_T_XP_MASK (0x7 << 28) 137*bb772a59SSricharan #define EMIF_REG_T_ODT_SHIFT 25 138*bb772a59SSricharan #define EMIF_REG_T_ODT_MASK (0x7 << 25) 139*bb772a59SSricharan #define EMIF_REG_T_XSNR_SHIFT 16 140*bb772a59SSricharan #define EMIF_REG_T_XSNR_MASK (0x1ff << 16) 141*bb772a59SSricharan #define EMIF_REG_T_XSRD_SHIFT 6 142*bb772a59SSricharan #define EMIF_REG_T_XSRD_MASK (0x3ff << 6) 143*bb772a59SSricharan #define EMIF_REG_T_RTP_SHIFT 3 144*bb772a59SSricharan #define EMIF_REG_T_RTP_MASK (0x7 << 3) 145*bb772a59SSricharan #define EMIF_REG_T_CKE_SHIFT 0 146*bb772a59SSricharan #define EMIF_REG_T_CKE_MASK (0x7 << 0) 147*bb772a59SSricharan 148*bb772a59SSricharan /* SDRAM_TIM_2_SHDW */ 149*bb772a59SSricharan #define EMIF_REG_T_XP_SHDW_SHIFT 28 150*bb772a59SSricharan #define EMIF_REG_T_XP_SHDW_MASK (0x7 << 28) 151*bb772a59SSricharan #define EMIF_REG_T_ODT_SHDW_SHIFT 25 152*bb772a59SSricharan #define EMIF_REG_T_ODT_SHDW_MASK (0x7 << 25) 153*bb772a59SSricharan #define EMIF_REG_T_XSNR_SHDW_SHIFT 16 154*bb772a59SSricharan #define EMIF_REG_T_XSNR_SHDW_MASK (0x1ff << 16) 155*bb772a59SSricharan #define EMIF_REG_T_XSRD_SHDW_SHIFT 6 156*bb772a59SSricharan #define EMIF_REG_T_XSRD_SHDW_MASK (0x3ff << 6) 157*bb772a59SSricharan #define EMIF_REG_T_RTP_SHDW_SHIFT 3 158*bb772a59SSricharan #define EMIF_REG_T_RTP_SHDW_MASK (0x7 << 3) 159*bb772a59SSricharan #define EMIF_REG_T_CKE_SHDW_SHIFT 0 160*bb772a59SSricharan #define EMIF_REG_T_CKE_SHDW_MASK (0x7 << 0) 161*bb772a59SSricharan 162*bb772a59SSricharan /* SDRAM_TIM_3 */ 163*bb772a59SSricharan #define EMIF_REG_T_CKESR_SHIFT 21 164*bb772a59SSricharan #define EMIF_REG_T_CKESR_MASK (0x7 << 21) 165*bb772a59SSricharan #define EMIF_REG_ZQ_ZQCS_SHIFT 15 166*bb772a59SSricharan #define EMIF_REG_ZQ_ZQCS_MASK (0x3f << 15) 167*bb772a59SSricharan #define EMIF_REG_T_TDQSCKMAX_SHIFT 13 168*bb772a59SSricharan #define EMIF_REG_T_TDQSCKMAX_MASK (0x3 << 13) 169*bb772a59SSricharan #define EMIF_REG_T_RFC_SHIFT 4 170*bb772a59SSricharan #define EMIF_REG_T_RFC_MASK (0x1ff << 4) 171*bb772a59SSricharan #define EMIF_REG_T_RAS_MAX_SHIFT 0 172*bb772a59SSricharan #define EMIF_REG_T_RAS_MAX_MASK (0xf << 0) 173*bb772a59SSricharan 174*bb772a59SSricharan /* SDRAM_TIM_3_SHDW */ 175*bb772a59SSricharan #define EMIF_REG_T_CKESR_SHDW_SHIFT 21 176*bb772a59SSricharan #define EMIF_REG_T_CKESR_SHDW_MASK (0x7 << 21) 177*bb772a59SSricharan #define EMIF_REG_ZQ_ZQCS_SHDW_SHIFT 15 178*bb772a59SSricharan #define EMIF_REG_ZQ_ZQCS_SHDW_MASK (0x3f << 15) 179*bb772a59SSricharan #define EMIF_REG_T_TDQSCKMAX_SHDW_SHIFT 13 180*bb772a59SSricharan #define EMIF_REG_T_TDQSCKMAX_SHDW_MASK (0x3 << 13) 181*bb772a59SSricharan #define EMIF_REG_T_RFC_SHDW_SHIFT 4 182*bb772a59SSricharan #define EMIF_REG_T_RFC_SHDW_MASK (0x1ff << 4) 183*bb772a59SSricharan #define EMIF_REG_T_RAS_MAX_SHDW_SHIFT 0 184*bb772a59SSricharan #define EMIF_REG_T_RAS_MAX_SHDW_MASK (0xf << 0) 185*bb772a59SSricharan 186*bb772a59SSricharan /* LPDDR2_NVM_TIM */ 187*bb772a59SSricharan #define EMIF_REG_NVM_T_XP_SHIFT 28 188*bb772a59SSricharan #define EMIF_REG_NVM_T_XP_MASK (0x7 << 28) 189*bb772a59SSricharan #define EMIF_REG_NVM_T_WTR_SHIFT 24 190*bb772a59SSricharan #define EMIF_REG_NVM_T_WTR_MASK (0x7 << 24) 191*bb772a59SSricharan #define EMIF_REG_NVM_T_RP_SHIFT 20 192*bb772a59SSricharan #define EMIF_REG_NVM_T_RP_MASK (0xf << 20) 193*bb772a59SSricharan #define EMIF_REG_NVM_T_WRA_SHIFT 16 194*bb772a59SSricharan #define EMIF_REG_NVM_T_WRA_MASK (0xf << 16) 195*bb772a59SSricharan #define EMIF_REG_NVM_T_RRD_SHIFT 8 196*bb772a59SSricharan #define EMIF_REG_NVM_T_RRD_MASK (0xff << 8) 197*bb772a59SSricharan #define EMIF_REG_NVM_T_RCDMIN_SHIFT 0 198*bb772a59SSricharan #define EMIF_REG_NVM_T_RCDMIN_MASK (0xff << 0) 199*bb772a59SSricharan 200*bb772a59SSricharan /* LPDDR2_NVM_TIM_SHDW */ 201*bb772a59SSricharan #define EMIF_REG_NVM_T_XP_SHDW_SHIFT 28 202*bb772a59SSricharan #define EMIF_REG_NVM_T_XP_SHDW_MASK (0x7 << 28) 203*bb772a59SSricharan #define EMIF_REG_NVM_T_WTR_SHDW_SHIFT 24 204*bb772a59SSricharan #define EMIF_REG_NVM_T_WTR_SHDW_MASK (0x7 << 24) 205*bb772a59SSricharan #define EMIF_REG_NVM_T_RP_SHDW_SHIFT 20 206*bb772a59SSricharan #define EMIF_REG_NVM_T_RP_SHDW_MASK (0xf << 20) 207*bb772a59SSricharan #define EMIF_REG_NVM_T_WRA_SHDW_SHIFT 16 208*bb772a59SSricharan #define EMIF_REG_NVM_T_WRA_SHDW_MASK (0xf << 16) 209*bb772a59SSricharan #define EMIF_REG_NVM_T_RRD_SHDW_SHIFT 8 210*bb772a59SSricharan #define EMIF_REG_NVM_T_RRD_SHDW_MASK (0xff << 8) 211*bb772a59SSricharan #define EMIF_REG_NVM_T_RCDMIN_SHDW_SHIFT 0 212*bb772a59SSricharan #define EMIF_REG_NVM_T_RCDMIN_SHDW_MASK (0xff << 0) 213*bb772a59SSricharan 214*bb772a59SSricharan /* PWR_MGMT_CTRL */ 215*bb772a59SSricharan #define EMIF_REG_IDLEMODE_SHIFT 30 216*bb772a59SSricharan #define EMIF_REG_IDLEMODE_MASK (0x3 << 30) 217*bb772a59SSricharan #define EMIF_REG_PD_TIM_SHIFT 12 218*bb772a59SSricharan #define EMIF_REG_PD_TIM_MASK (0xf << 12) 219*bb772a59SSricharan #define EMIF_REG_DPD_EN_SHIFT 11 220*bb772a59SSricharan #define EMIF_REG_DPD_EN_MASK (1 << 11) 221*bb772a59SSricharan #define EMIF_REG_LP_MODE_SHIFT 8 222*bb772a59SSricharan #define EMIF_REG_LP_MODE_MASK (0x7 << 8) 223*bb772a59SSricharan #define EMIF_REG_SR_TIM_SHIFT 4 224*bb772a59SSricharan #define EMIF_REG_SR_TIM_MASK (0xf << 4) 225*bb772a59SSricharan #define EMIF_REG_CS_TIM_SHIFT 0 226*bb772a59SSricharan #define EMIF_REG_CS_TIM_MASK (0xf << 0) 227*bb772a59SSricharan 228*bb772a59SSricharan /* PWR_MGMT_CTRL_SHDW */ 229*bb772a59SSricharan #define EMIF_REG_PD_TIM_SHDW_SHIFT 8 230*bb772a59SSricharan #define EMIF_REG_PD_TIM_SHDW_MASK (0xf << 8) 231*bb772a59SSricharan #define EMIF_REG_SR_TIM_SHDW_SHIFT 4 232*bb772a59SSricharan #define EMIF_REG_SR_TIM_SHDW_MASK (0xf << 4) 233*bb772a59SSricharan #define EMIF_REG_CS_TIM_SHDW_SHIFT 0 234*bb772a59SSricharan #define EMIF_REG_CS_TIM_SHDW_MASK (0xf << 0) 235*bb772a59SSricharan 236*bb772a59SSricharan /* LPDDR2_MODE_REG_DATA */ 237*bb772a59SSricharan #define EMIF_REG_VALUE_0_SHIFT 0 238*bb772a59SSricharan #define EMIF_REG_VALUE_0_MASK (0x7f << 0) 239*bb772a59SSricharan 240*bb772a59SSricharan /* LPDDR2_MODE_REG_CFG */ 241*bb772a59SSricharan #define EMIF_REG_CS_SHIFT 31 242*bb772a59SSricharan #define EMIF_REG_CS_MASK (1 << 31) 243*bb772a59SSricharan #define EMIF_REG_REFRESH_EN_SHIFT 30 244*bb772a59SSricharan #define EMIF_REG_REFRESH_EN_MASK (1 << 30) 245*bb772a59SSricharan #define EMIF_REG_ADDRESS_SHIFT 0 246*bb772a59SSricharan #define EMIF_REG_ADDRESS_MASK (0xff << 0) 247*bb772a59SSricharan 248*bb772a59SSricharan /* OCP_CONFIG */ 249*bb772a59SSricharan #define EMIF_REG_SYS_THRESH_MAX_SHIFT 24 250*bb772a59SSricharan #define EMIF_REG_SYS_THRESH_MAX_MASK (0xf << 24) 251*bb772a59SSricharan #define EMIF_REG_MPU_THRESH_MAX_SHIFT 20 252*bb772a59SSricharan #define EMIF_REG_MPU_THRESH_MAX_MASK (0xf << 20) 253*bb772a59SSricharan #define EMIF_REG_LL_THRESH_MAX_SHIFT 16 254*bb772a59SSricharan #define EMIF_REG_LL_THRESH_MAX_MASK (0xf << 16) 255*bb772a59SSricharan #define EMIF_REG_PR_OLD_COUNT_SHIFT 0 256*bb772a59SSricharan #define EMIF_REG_PR_OLD_COUNT_MASK (0xff << 0) 257*bb772a59SSricharan 258*bb772a59SSricharan /* OCP_CFG_VAL_1 */ 259*bb772a59SSricharan #define EMIF_REG_SYS_BUS_WIDTH_SHIFT 30 260*bb772a59SSricharan #define EMIF_REG_SYS_BUS_WIDTH_MASK (0x3 << 30) 261*bb772a59SSricharan #define EMIF_REG_LL_BUS_WIDTH_SHIFT 28 262*bb772a59SSricharan #define EMIF_REG_LL_BUS_WIDTH_MASK (0x3 << 28) 263*bb772a59SSricharan #define EMIF_REG_WR_FIFO_DEPTH_SHIFT 8 264*bb772a59SSricharan #define EMIF_REG_WR_FIFO_DEPTH_MASK (0xff << 8) 265*bb772a59SSricharan #define EMIF_REG_CMD_FIFO_DEPTH_SHIFT 0 266*bb772a59SSricharan #define EMIF_REG_CMD_FIFO_DEPTH_MASK (0xff << 0) 267*bb772a59SSricharan 268*bb772a59SSricharan /* OCP_CFG_VAL_2 */ 269*bb772a59SSricharan #define EMIF_REG_RREG_FIFO_DEPTH_SHIFT 16 270*bb772a59SSricharan #define EMIF_REG_RREG_FIFO_DEPTH_MASK (0xff << 16) 271*bb772a59SSricharan #define EMIF_REG_RSD_FIFO_DEPTH_SHIFT 8 272*bb772a59SSricharan #define EMIF_REG_RSD_FIFO_DEPTH_MASK (0xff << 8) 273*bb772a59SSricharan #define EMIF_REG_RCMD_FIFO_DEPTH_SHIFT 0 274*bb772a59SSricharan #define EMIF_REG_RCMD_FIFO_DEPTH_MASK (0xff << 0) 275*bb772a59SSricharan 276*bb772a59SSricharan /* IODFT_TLGC */ 277*bb772a59SSricharan #define EMIF_REG_TLEC_SHIFT 16 278*bb772a59SSricharan #define EMIF_REG_TLEC_MASK (0xffff << 16) 279*bb772a59SSricharan #define EMIF_REG_MT_SHIFT 14 280*bb772a59SSricharan #define EMIF_REG_MT_MASK (1 << 14) 281*bb772a59SSricharan #define EMIF_REG_ACT_CAP_EN_SHIFT 13 282*bb772a59SSricharan #define EMIF_REG_ACT_CAP_EN_MASK (1 << 13) 283*bb772a59SSricharan #define EMIF_REG_OPG_LD_SHIFT 12 284*bb772a59SSricharan #define EMIF_REG_OPG_LD_MASK (1 << 12) 285*bb772a59SSricharan #define EMIF_REG_RESET_PHY_SHIFT 10 286*bb772a59SSricharan #define EMIF_REG_RESET_PHY_MASK (1 << 10) 287*bb772a59SSricharan #define EMIF_REG_MMS_SHIFT 8 288*bb772a59SSricharan #define EMIF_REG_MMS_MASK (1 << 8) 289*bb772a59SSricharan #define EMIF_REG_MC_SHIFT 4 290*bb772a59SSricharan #define EMIF_REG_MC_MASK (0x3 << 4) 291*bb772a59SSricharan #define EMIF_REG_PC_SHIFT 1 292*bb772a59SSricharan #define EMIF_REG_PC_MASK (0x7 << 1) 293*bb772a59SSricharan #define EMIF_REG_TM_SHIFT 0 294*bb772a59SSricharan #define EMIF_REG_TM_MASK (1 << 0) 295*bb772a59SSricharan 296*bb772a59SSricharan /* IODFT_CTRL_MISR_RSLT */ 297*bb772a59SSricharan #define EMIF_REG_DQM_TLMR_SHIFT 16 298*bb772a59SSricharan #define EMIF_REG_DQM_TLMR_MASK (0x3ff << 16) 299*bb772a59SSricharan #define EMIF_REG_CTL_TLMR_SHIFT 0 300*bb772a59SSricharan #define EMIF_REG_CTL_TLMR_MASK (0x7ff << 0) 301*bb772a59SSricharan 302*bb772a59SSricharan /* IODFT_ADDR_MISR_RSLT */ 303*bb772a59SSricharan #define EMIF_REG_ADDR_TLMR_SHIFT 0 304*bb772a59SSricharan #define EMIF_REG_ADDR_TLMR_MASK (0x1fffff << 0) 305*bb772a59SSricharan 306*bb772a59SSricharan /* IODFT_DATA_MISR_RSLT_1 */ 307*bb772a59SSricharan #define EMIF_REG_DATA_TLMR_31_0_SHIFT 0 308*bb772a59SSricharan #define EMIF_REG_DATA_TLMR_31_0_MASK (0xffffffff << 0) 309*bb772a59SSricharan 310*bb772a59SSricharan /* IODFT_DATA_MISR_RSLT_2 */ 311*bb772a59SSricharan #define EMIF_REG_DATA_TLMR_63_32_SHIFT 0 312*bb772a59SSricharan #define EMIF_REG_DATA_TLMR_63_32_MASK (0xffffffff << 0) 313*bb772a59SSricharan 314*bb772a59SSricharan /* IODFT_DATA_MISR_RSLT_3 */ 315*bb772a59SSricharan #define EMIF_REG_DATA_TLMR_66_64_SHIFT 0 316*bb772a59SSricharan #define EMIF_REG_DATA_TLMR_66_64_MASK (0x7 << 0) 317*bb772a59SSricharan 318*bb772a59SSricharan /* PERF_CNT_1 */ 319*bb772a59SSricharan #define EMIF_REG_COUNTER1_SHIFT 0 320*bb772a59SSricharan #define EMIF_REG_COUNTER1_MASK (0xffffffff << 0) 321*bb772a59SSricharan 322*bb772a59SSricharan /* PERF_CNT_2 */ 323*bb772a59SSricharan #define EMIF_REG_COUNTER2_SHIFT 0 324*bb772a59SSricharan #define EMIF_REG_COUNTER2_MASK (0xffffffff << 0) 325*bb772a59SSricharan 326*bb772a59SSricharan /* PERF_CNT_CFG */ 327*bb772a59SSricharan #define EMIF_REG_CNTR2_MCONNID_EN_SHIFT 31 328*bb772a59SSricharan #define EMIF_REG_CNTR2_MCONNID_EN_MASK (1 << 31) 329*bb772a59SSricharan #define EMIF_REG_CNTR2_REGION_EN_SHIFT 30 330*bb772a59SSricharan #define EMIF_REG_CNTR2_REGION_EN_MASK (1 << 30) 331*bb772a59SSricharan #define EMIF_REG_CNTR2_CFG_SHIFT 16 332*bb772a59SSricharan #define EMIF_REG_CNTR2_CFG_MASK (0xf << 16) 333*bb772a59SSricharan #define EMIF_REG_CNTR1_MCONNID_EN_SHIFT 15 334*bb772a59SSricharan #define EMIF_REG_CNTR1_MCONNID_EN_MASK (1 << 15) 335*bb772a59SSricharan #define EMIF_REG_CNTR1_REGION_EN_SHIFT 14 336*bb772a59SSricharan #define EMIF_REG_CNTR1_REGION_EN_MASK (1 << 14) 337*bb772a59SSricharan #define EMIF_REG_CNTR1_CFG_SHIFT 0 338*bb772a59SSricharan #define EMIF_REG_CNTR1_CFG_MASK (0xf << 0) 339*bb772a59SSricharan 340*bb772a59SSricharan /* PERF_CNT_SEL */ 341*bb772a59SSricharan #define EMIF_REG_MCONNID2_SHIFT 24 342*bb772a59SSricharan #define EMIF_REG_MCONNID2_MASK (0xff << 24) 343*bb772a59SSricharan #define EMIF_REG_REGION_SEL2_SHIFT 16 344*bb772a59SSricharan #define EMIF_REG_REGION_SEL2_MASK (0x3 << 16) 345*bb772a59SSricharan #define EMIF_REG_MCONNID1_SHIFT 8 346*bb772a59SSricharan #define EMIF_REG_MCONNID1_MASK (0xff << 8) 347*bb772a59SSricharan #define EMIF_REG_REGION_SEL1_SHIFT 0 348*bb772a59SSricharan #define EMIF_REG_REGION_SEL1_MASK (0x3 << 0) 349*bb772a59SSricharan 350*bb772a59SSricharan /* PERF_CNT_TIM */ 351*bb772a59SSricharan #define EMIF_REG_TOTAL_TIME_SHIFT 0 352*bb772a59SSricharan #define EMIF_REG_TOTAL_TIME_MASK (0xffffffff << 0) 353*bb772a59SSricharan 354*bb772a59SSricharan /* READ_IDLE_CTRL */ 355*bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_SHIFT 16 356*bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_MASK (0xf << 16) 357*bb772a59SSricharan #define EMIF_REG_READ_IDLE_INTERVAL_SHIFT 0 358*bb772a59SSricharan #define EMIF_REG_READ_IDLE_INTERVAL_MASK (0x1ff << 0) 359*bb772a59SSricharan 360*bb772a59SSricharan /* READ_IDLE_CTRL_SHDW */ 361*bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_SHDW_SHIFT 16 362*bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_SHDW_MASK (0xf << 16) 363*bb772a59SSricharan #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_SHIFT 0 364*bb772a59SSricharan #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_MASK (0x1ff << 0) 365*bb772a59SSricharan 366*bb772a59SSricharan /* IRQ_EOI */ 367*bb772a59SSricharan #define EMIF_REG_EOI_SHIFT 0 368*bb772a59SSricharan #define EMIF_REG_EOI_MASK (1 << 0) 369*bb772a59SSricharan 370*bb772a59SSricharan /* IRQSTATUS_RAW_SYS */ 371*bb772a59SSricharan #define EMIF_REG_DNV_SYS_SHIFT 2 372*bb772a59SSricharan #define EMIF_REG_DNV_SYS_MASK (1 << 2) 373*bb772a59SSricharan #define EMIF_REG_TA_SYS_SHIFT 1 374*bb772a59SSricharan #define EMIF_REG_TA_SYS_MASK (1 << 1) 375*bb772a59SSricharan #define EMIF_REG_ERR_SYS_SHIFT 0 376*bb772a59SSricharan #define EMIF_REG_ERR_SYS_MASK (1 << 0) 377*bb772a59SSricharan 378*bb772a59SSricharan /* IRQSTATUS_RAW_LL */ 379*bb772a59SSricharan #define EMIF_REG_DNV_LL_SHIFT 2 380*bb772a59SSricharan #define EMIF_REG_DNV_LL_MASK (1 << 2) 381*bb772a59SSricharan #define EMIF_REG_TA_LL_SHIFT 1 382*bb772a59SSricharan #define EMIF_REG_TA_LL_MASK (1 << 1) 383*bb772a59SSricharan #define EMIF_REG_ERR_LL_SHIFT 0 384*bb772a59SSricharan #define EMIF_REG_ERR_LL_MASK (1 << 0) 385*bb772a59SSricharan 386*bb772a59SSricharan /* IRQSTATUS_SYS */ 387*bb772a59SSricharan 388*bb772a59SSricharan /* IRQSTATUS_LL */ 389*bb772a59SSricharan 390*bb772a59SSricharan /* IRQENABLE_SET_SYS */ 391*bb772a59SSricharan #define EMIF_REG_EN_DNV_SYS_SHIFT 2 392*bb772a59SSricharan #define EMIF_REG_EN_DNV_SYS_MASK (1 << 2) 393*bb772a59SSricharan #define EMIF_REG_EN_TA_SYS_SHIFT 1 394*bb772a59SSricharan #define EMIF_REG_EN_TA_SYS_MASK (1 << 1) 395*bb772a59SSricharan #define EMIF_REG_EN_ERR_SYS_SHIFT 0 396*bb772a59SSricharan #define EMIF_REG_EN_ERR_SYS_MASK (1 << 0) 397*bb772a59SSricharan 398*bb772a59SSricharan /* IRQENABLE_SET_LL */ 399*bb772a59SSricharan #define EMIF_REG_EN_DNV_LL_SHIFT 2 400*bb772a59SSricharan #define EMIF_REG_EN_DNV_LL_MASK (1 << 2) 401*bb772a59SSricharan #define EMIF_REG_EN_TA_LL_SHIFT 1 402*bb772a59SSricharan #define EMIF_REG_EN_TA_LL_MASK (1 << 1) 403*bb772a59SSricharan #define EMIF_REG_EN_ERR_LL_SHIFT 0 404*bb772a59SSricharan #define EMIF_REG_EN_ERR_LL_MASK (1 << 0) 405*bb772a59SSricharan 406*bb772a59SSricharan /* IRQENABLE_CLR_SYS */ 407*bb772a59SSricharan 408*bb772a59SSricharan /* IRQENABLE_CLR_LL */ 409*bb772a59SSricharan 410*bb772a59SSricharan /* ZQ_CONFIG */ 411*bb772a59SSricharan #define EMIF_REG_ZQ_CS1EN_SHIFT 31 412*bb772a59SSricharan #define EMIF_REG_ZQ_CS1EN_MASK (1 << 31) 413*bb772a59SSricharan #define EMIF_REG_ZQ_CS0EN_SHIFT 30 414*bb772a59SSricharan #define EMIF_REG_ZQ_CS0EN_MASK (1 << 30) 415*bb772a59SSricharan #define EMIF_REG_ZQ_DUALCALEN_SHIFT 29 416*bb772a59SSricharan #define EMIF_REG_ZQ_DUALCALEN_MASK (1 << 29) 417*bb772a59SSricharan #define EMIF_REG_ZQ_SFEXITEN_SHIFT 28 418*bb772a59SSricharan #define EMIF_REG_ZQ_SFEXITEN_MASK (1 << 28) 419*bb772a59SSricharan #define EMIF_REG_ZQ_ZQINIT_MULT_SHIFT 18 420*bb772a59SSricharan #define EMIF_REG_ZQ_ZQINIT_MULT_MASK (0x3 << 18) 421*bb772a59SSricharan #define EMIF_REG_ZQ_ZQCL_MULT_SHIFT 16 422*bb772a59SSricharan #define EMIF_REG_ZQ_ZQCL_MULT_MASK (0x3 << 16) 423*bb772a59SSricharan #define EMIF_REG_ZQ_REFINTERVAL_SHIFT 0 424*bb772a59SSricharan #define EMIF_REG_ZQ_REFINTERVAL_MASK (0xffff << 0) 425*bb772a59SSricharan 426*bb772a59SSricharan /* TEMP_ALERT_CONFIG */ 427*bb772a59SSricharan #define EMIF_REG_TA_CS1EN_SHIFT 31 428*bb772a59SSricharan #define EMIF_REG_TA_CS1EN_MASK (1 << 31) 429*bb772a59SSricharan #define EMIF_REG_TA_CS0EN_SHIFT 30 430*bb772a59SSricharan #define EMIF_REG_TA_CS0EN_MASK (1 << 30) 431*bb772a59SSricharan #define EMIF_REG_TA_SFEXITEN_SHIFT 28 432*bb772a59SSricharan #define EMIF_REG_TA_SFEXITEN_MASK (1 << 28) 433*bb772a59SSricharan #define EMIF_REG_TA_DEVWDT_SHIFT 26 434*bb772a59SSricharan #define EMIF_REG_TA_DEVWDT_MASK (0x3 << 26) 435*bb772a59SSricharan #define EMIF_REG_TA_DEVCNT_SHIFT 24 436*bb772a59SSricharan #define EMIF_REG_TA_DEVCNT_MASK (0x3 << 24) 437*bb772a59SSricharan #define EMIF_REG_TA_REFINTERVAL_SHIFT 0 438*bb772a59SSricharan #define EMIF_REG_TA_REFINTERVAL_MASK (0x3fffff << 0) 439*bb772a59SSricharan 440*bb772a59SSricharan /* OCP_ERR_LOG */ 441*bb772a59SSricharan #define EMIF_REG_MADDRSPACE_SHIFT 14 442*bb772a59SSricharan #define EMIF_REG_MADDRSPACE_MASK (0x3 << 14) 443*bb772a59SSricharan #define EMIF_REG_MBURSTSEQ_SHIFT 11 444*bb772a59SSricharan #define EMIF_REG_MBURSTSEQ_MASK (0x7 << 11) 445*bb772a59SSricharan #define EMIF_REG_MCMD_SHIFT 8 446*bb772a59SSricharan #define EMIF_REG_MCMD_MASK (0x7 << 8) 447*bb772a59SSricharan #define EMIF_REG_MCONNID_SHIFT 0 448*bb772a59SSricharan #define EMIF_REG_MCONNID_MASK (0xff << 0) 449*bb772a59SSricharan 450*bb772a59SSricharan /* DDR_PHY_CTRL_1 */ 451*bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_1_SHIFT 4 452*bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_1_MASK (0xfffffff << 4) 453*bb772a59SSricharan #define EMIF_REG_READ_LATENCY_SHIFT 0 454*bb772a59SSricharan #define EMIF_REG_READ_LATENCY_MASK (0xf << 0) 455*bb772a59SSricharan #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHIFT 4 456*bb772a59SSricharan #define EMIF_REG_DLL_SLAVE_DLY_CTRL_MASK (0xFF << 4) 457*bb772a59SSricharan #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHIFT 12 458*bb772a59SSricharan #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_MASK (0xFFFFF << 12) 459*bb772a59SSricharan 460*bb772a59SSricharan /* DDR_PHY_CTRL_1_SHDW */ 461*bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_SHIFT 4 462*bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_MASK (0xfffffff << 4) 463*bb772a59SSricharan #define EMIF_REG_READ_LATENCY_SHDW_SHIFT 0 464*bb772a59SSricharan #define EMIF_REG_READ_LATENCY_SHDW_MASK (0xf << 0) 465*bb772a59SSricharan #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_SHIFT 4 466*bb772a59SSricharan #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_MASK (0xFF << 4) 467*bb772a59SSricharan #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_SHIFT 12 468*bb772a59SSricharan #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_MASK (0xFFFFF << 12) 469*bb772a59SSricharan 470*bb772a59SSricharan /* DDR_PHY_CTRL_2 */ 471*bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_2_SHIFT 0 472*bb772a59SSricharan #define EMIF_REG_DDR_PHY_CTRL_2_MASK (0xffffffff << 0) 473*bb772a59SSricharan 474*bb772a59SSricharan /* DMM */ 475*bb772a59SSricharan #define DMM_BASE 0x4E000040 476*bb772a59SSricharan 477*bb772a59SSricharan /* Memory Adapter */ 478*bb772a59SSricharan #define MA_BASE 0x482AF040 479*bb772a59SSricharan 480*bb772a59SSricharan /* DMM_LISA_MAP */ 481*bb772a59SSricharan #define EMIF_SYS_ADDR_SHIFT 24 482*bb772a59SSricharan #define EMIF_SYS_ADDR_MASK (0xff << 24) 483*bb772a59SSricharan #define EMIF_SYS_SIZE_SHIFT 20 484*bb772a59SSricharan #define EMIF_SYS_SIZE_MASK (0x7 << 20) 485*bb772a59SSricharan #define EMIF_SDRC_INTL_SHIFT 18 486*bb772a59SSricharan #define EMIF_SDRC_INTL_MASK (0x3 << 18) 487*bb772a59SSricharan #define EMIF_SDRC_ADDRSPC_SHIFT 16 488*bb772a59SSricharan #define EMIF_SDRC_ADDRSPC_MASK (0x3 << 16) 489*bb772a59SSricharan #define EMIF_SDRC_MAP_SHIFT 8 490*bb772a59SSricharan #define EMIF_SDRC_MAP_MASK (0x3 << 8) 491*bb772a59SSricharan #define EMIF_SDRC_ADDR_SHIFT 0 492*bb772a59SSricharan #define EMIF_SDRC_ADDR_MASK (0xff << 0) 493*bb772a59SSricharan 494*bb772a59SSricharan /* DMM_LISA_MAP fields */ 495*bb772a59SSricharan #define DMM_SDRC_MAP_UNMAPPED 0 496*bb772a59SSricharan #define DMM_SDRC_MAP_EMIF1_ONLY 1 497*bb772a59SSricharan #define DMM_SDRC_MAP_EMIF2_ONLY 2 498*bb772a59SSricharan #define DMM_SDRC_MAP_EMIF1_AND_EMIF2 3 499*bb772a59SSricharan 500*bb772a59SSricharan #define DMM_SDRC_INTL_NONE 0 501*bb772a59SSricharan #define DMM_SDRC_INTL_128B 1 502*bb772a59SSricharan #define DMM_SDRC_INTL_256B 2 503*bb772a59SSricharan #define DMM_SDRC_INTL_512 3 504*bb772a59SSricharan 505*bb772a59SSricharan #define DMM_SDRC_ADDR_SPC_SDRAM 0 506*bb772a59SSricharan #define DMM_SDRC_ADDR_SPC_NVM 1 507*bb772a59SSricharan #define DMM_SDRC_ADDR_SPC_INVALID 2 508*bb772a59SSricharan 509*bb772a59SSricharan #define DMM_LISA_MAP_INTERLEAVED_BASE_VAL (\ 510*bb772a59SSricharan (DMM_SDRC_MAP_EMIF1_AND_EMIF2 << EMIF_SDRC_MAP_SHIFT) |\ 511*bb772a59SSricharan (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT) |\ 512*bb772a59SSricharan (DMM_SDRC_INTL_128B << EMIF_SDRC_INTL_SHIFT) |\ 513*bb772a59SSricharan (CONFIG_SYS_SDRAM_BASE << EMIF_SYS_ADDR_SHIFT)) 514*bb772a59SSricharan 515*bb772a59SSricharan #define DMM_LISA_MAP_EMIF1_ONLY_BASE_VAL (\ 516*bb772a59SSricharan (DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\ 517*bb772a59SSricharan (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\ 518*bb772a59SSricharan (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)) 519*bb772a59SSricharan 520*bb772a59SSricharan #define DMM_LISA_MAP_EMIF2_ONLY_BASE_VAL (\ 521*bb772a59SSricharan (DMM_SDRC_MAP_EMIF2_ONLY << EMIF_SDRC_MAP_SHIFT)|\ 522*bb772a59SSricharan (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\ 523*bb772a59SSricharan (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)) 524*bb772a59SSricharan 525*bb772a59SSricharan /* Trap for invalid TILER PAT entries */ 526*bb772a59SSricharan #define DMM_LISA_MAP_0_INVAL_ADDR_TRAP (\ 527*bb772a59SSricharan (0 << EMIF_SDRC_ADDR_SHIFT) |\ 528*bb772a59SSricharan (DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\ 529*bb772a59SSricharan (DMM_SDRC_ADDR_SPC_INVALID << EMIF_SDRC_ADDRSPC_SHIFT)|\ 530*bb772a59SSricharan (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)|\ 531*bb772a59SSricharan (0xFF << EMIF_SYS_ADDR_SHIFT)) 532*bb772a59SSricharan 533*bb772a59SSricharan 534*bb772a59SSricharan /* Reg mapping structure */ 535*bb772a59SSricharan struct emif_reg_struct { 536*bb772a59SSricharan u32 emif_mod_id_rev; 537*bb772a59SSricharan u32 emif_status; 538*bb772a59SSricharan u32 emif_sdram_config; 539*bb772a59SSricharan u32 emif_lpddr2_nvm_config; 540*bb772a59SSricharan u32 emif_sdram_ref_ctrl; 541*bb772a59SSricharan u32 emif_sdram_ref_ctrl_shdw; 542*bb772a59SSricharan u32 emif_sdram_tim_1; 543*bb772a59SSricharan u32 emif_sdram_tim_1_shdw; 544*bb772a59SSricharan u32 emif_sdram_tim_2; 545*bb772a59SSricharan u32 emif_sdram_tim_2_shdw; 546*bb772a59SSricharan u32 emif_sdram_tim_3; 547*bb772a59SSricharan u32 emif_sdram_tim_3_shdw; 548*bb772a59SSricharan u32 emif_lpddr2_nvm_tim; 549*bb772a59SSricharan u32 emif_lpddr2_nvm_tim_shdw; 550*bb772a59SSricharan u32 emif_pwr_mgmt_ctrl; 551*bb772a59SSricharan u32 emif_pwr_mgmt_ctrl_shdw; 552*bb772a59SSricharan u32 emif_lpddr2_mode_reg_data; 553*bb772a59SSricharan u32 padding1[1]; 554*bb772a59SSricharan u32 emif_lpddr2_mode_reg_data_es2; 555*bb772a59SSricharan u32 padding11[1]; 556*bb772a59SSricharan u32 emif_lpddr2_mode_reg_cfg; 557*bb772a59SSricharan u32 emif_l3_config; 558*bb772a59SSricharan u32 emif_l3_cfg_val_1; 559*bb772a59SSricharan u32 emif_l3_cfg_val_2; 560*bb772a59SSricharan u32 emif_iodft_tlgc; 561*bb772a59SSricharan u32 padding2[7]; 562*bb772a59SSricharan u32 emif_perf_cnt_1; 563*bb772a59SSricharan u32 emif_perf_cnt_2; 564*bb772a59SSricharan u32 emif_perf_cnt_cfg; 565*bb772a59SSricharan u32 emif_perf_cnt_sel; 566*bb772a59SSricharan u32 emif_perf_cnt_tim; 567*bb772a59SSricharan u32 padding3; 568*bb772a59SSricharan u32 emif_read_idlectrl; 569*bb772a59SSricharan u32 emif_read_idlectrl_shdw; 570*bb772a59SSricharan u32 padding4; 571*bb772a59SSricharan u32 emif_irqstatus_raw_sys; 572*bb772a59SSricharan u32 emif_irqstatus_raw_ll; 573*bb772a59SSricharan u32 emif_irqstatus_sys; 574*bb772a59SSricharan u32 emif_irqstatus_ll; 575*bb772a59SSricharan u32 emif_irqenable_set_sys; 576*bb772a59SSricharan u32 emif_irqenable_set_ll; 577*bb772a59SSricharan u32 emif_irqenable_clr_sys; 578*bb772a59SSricharan u32 emif_irqenable_clr_ll; 579*bb772a59SSricharan u32 padding5; 580*bb772a59SSricharan u32 emif_zq_config; 581*bb772a59SSricharan u32 emif_temp_alert_config; 582*bb772a59SSricharan u32 emif_l3_err_log; 583*bb772a59SSricharan u32 padding6[4]; 584*bb772a59SSricharan u32 emif_ddr_phy_ctrl_1; 585*bb772a59SSricharan u32 emif_ddr_phy_ctrl_1_shdw; 586*bb772a59SSricharan u32 emif_ddr_phy_ctrl_2; 587*bb772a59SSricharan }; 588*bb772a59SSricharan 589*bb772a59SSricharan struct dmm_lisa_map_regs { 590*bb772a59SSricharan u32 dmm_lisa_map_0; 591*bb772a59SSricharan u32 dmm_lisa_map_1; 592*bb772a59SSricharan u32 dmm_lisa_map_2; 593*bb772a59SSricharan u32 dmm_lisa_map_3; 594*bb772a59SSricharan }; 595*bb772a59SSricharan 596*bb772a59SSricharan #define CS0 0 597*bb772a59SSricharan #define CS1 1 598*bb772a59SSricharan /* The maximum frequency at which the LPDDR2 interface can operate in Hz*/ 599*bb772a59SSricharan #define MAX_LPDDR2_FREQ 400000000 /* 400 MHz */ 600*bb772a59SSricharan 601*bb772a59SSricharan /* 602*bb772a59SSricharan * The period of DDR clk is represented as numerator and denominator for 603*bb772a59SSricharan * better accuracy in integer based calculations. However, if the numerator 604*bb772a59SSricharan * and denominator are very huge there may be chances of overflow in 605*bb772a59SSricharan * calculations. So, as a trade-off keep denominator(and consequently 606*bb772a59SSricharan * numerator) within a limit sacrificing some accuracy - but not much 607*bb772a59SSricharan * If denominator and numerator are already small (such as at 400 MHz) 608*bb772a59SSricharan * no adjustment is needed 609*bb772a59SSricharan */ 610*bb772a59SSricharan #define EMIF_PERIOD_DEN_LIMIT 1000 611*bb772a59SSricharan /* 612*bb772a59SSricharan * Maximum number of different frequencies supported by EMIF driver 613*bb772a59SSricharan * Determines the number of entries in the pointer array for register 614*bb772a59SSricharan * cache 615*bb772a59SSricharan */ 616*bb772a59SSricharan #define EMIF_MAX_NUM_FREQUENCIES 6 617*bb772a59SSricharan /* 618*bb772a59SSricharan * Indices into the Addressing Table array. 619*bb772a59SSricharan * One entry each for all the different types of devices with different 620*bb772a59SSricharan * addressing schemes 621*bb772a59SSricharan */ 622*bb772a59SSricharan #define ADDR_TABLE_INDEX64M 0 623*bb772a59SSricharan #define ADDR_TABLE_INDEX128M 1 624*bb772a59SSricharan #define ADDR_TABLE_INDEX256M 2 625*bb772a59SSricharan #define ADDR_TABLE_INDEX512M 3 626*bb772a59SSricharan #define ADDR_TABLE_INDEX1GS4 4 627*bb772a59SSricharan #define ADDR_TABLE_INDEX2GS4 5 628*bb772a59SSricharan #define ADDR_TABLE_INDEX4G 6 629*bb772a59SSricharan #define ADDR_TABLE_INDEX8G 7 630*bb772a59SSricharan #define ADDR_TABLE_INDEX1GS2 8 631*bb772a59SSricharan #define ADDR_TABLE_INDEX2GS2 9 632*bb772a59SSricharan #define ADDR_TABLE_INDEXMAX 10 633*bb772a59SSricharan 634*bb772a59SSricharan /* Number of Row bits */ 635*bb772a59SSricharan #define ROW_9 0 636*bb772a59SSricharan #define ROW_10 1 637*bb772a59SSricharan #define ROW_11 2 638*bb772a59SSricharan #define ROW_12 3 639*bb772a59SSricharan #define ROW_13 4 640*bb772a59SSricharan #define ROW_14 5 641*bb772a59SSricharan #define ROW_15 6 642*bb772a59SSricharan #define ROW_16 7 643*bb772a59SSricharan 644*bb772a59SSricharan /* Number of Column bits */ 645*bb772a59SSricharan #define COL_8 0 646*bb772a59SSricharan #define COL_9 1 647*bb772a59SSricharan #define COL_10 2 648*bb772a59SSricharan #define COL_11 3 649*bb772a59SSricharan #define COL_7 4 /*Not supported by OMAP included for completeness */ 650*bb772a59SSricharan 651*bb772a59SSricharan /* Number of Banks*/ 652*bb772a59SSricharan #define BANKS1 0 653*bb772a59SSricharan #define BANKS2 1 654*bb772a59SSricharan #define BANKS4 2 655*bb772a59SSricharan #define BANKS8 3 656*bb772a59SSricharan 657*bb772a59SSricharan /* Refresh rate in micro seconds x 10 */ 658*bb772a59SSricharan #define T_REFI_15_6 156 659*bb772a59SSricharan #define T_REFI_7_8 78 660*bb772a59SSricharan #define T_REFI_3_9 39 661*bb772a59SSricharan 662*bb772a59SSricharan #define EBANK_CS1_DIS 0 663*bb772a59SSricharan #define EBANK_CS1_EN 1 664*bb772a59SSricharan 665*bb772a59SSricharan /* Read Latency used by the device at reset */ 666*bb772a59SSricharan #define RL_BOOT 3 667*bb772a59SSricharan /* Read Latency for the highest frequency you want to use */ 668*bb772a59SSricharan #ifdef CONFIG_OMAP54XX 669*bb772a59SSricharan #define RL_FINAL 8 670*bb772a59SSricharan #else 671*bb772a59SSricharan #define RL_FINAL 6 672*bb772a59SSricharan #endif 673*bb772a59SSricharan 674*bb772a59SSricharan 675*bb772a59SSricharan /* Interleaving policies at EMIF level- between banks and Chip Selects */ 676*bb772a59SSricharan #define EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING 0 677*bb772a59SSricharan #define EMIF_INTERLEAVING_POLICY_NO_BANK_INTERLEAVING 3 678*bb772a59SSricharan 679*bb772a59SSricharan /* 680*bb772a59SSricharan * Interleaving policy to be used 681*bb772a59SSricharan * Currently set to MAX interleaving for better performance 682*bb772a59SSricharan */ 683*bb772a59SSricharan #define EMIF_INTERLEAVING_POLICY EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING 684*bb772a59SSricharan 685*bb772a59SSricharan /* State of the core voltage: 686*bb772a59SSricharan * This is important for some parameters such as read idle control and 687*bb772a59SSricharan * ZQ calibration timings. Timings are much stricter when voltage ramp 688*bb772a59SSricharan * is happening compared to when the voltage is stable. 689*bb772a59SSricharan * We need to calculate two sets of values for these parameters and use 690*bb772a59SSricharan * them accordingly 691*bb772a59SSricharan */ 692*bb772a59SSricharan #define LPDDR2_VOLTAGE_STABLE 0 693*bb772a59SSricharan #define LPDDR2_VOLTAGE_RAMPING 1 694*bb772a59SSricharan 695*bb772a59SSricharan /* Length of the forced read idle period in terms of cycles */ 696*bb772a59SSricharan #define EMIF_REG_READ_IDLE_LEN_VAL 5 697*bb772a59SSricharan 698*bb772a59SSricharan /* Interval between forced 'read idles' */ 699*bb772a59SSricharan /* To be used when voltage is changed for DPS/DVFS - 1us */ 700*bb772a59SSricharan #define READ_IDLE_INTERVAL_DVFS (1*1000) 701*bb772a59SSricharan /* 702*bb772a59SSricharan * To be used when voltage is not scaled except by Smart Reflex 703*bb772a59SSricharan * 50us - or maximum value will do 704*bb772a59SSricharan */ 705*bb772a59SSricharan #define READ_IDLE_INTERVAL_NORMAL (50*1000) 706*bb772a59SSricharan 707*bb772a59SSricharan 708*bb772a59SSricharan /* 709*bb772a59SSricharan * Unless voltage is changing due to DVFS one ZQCS command every 50ms should 710*bb772a59SSricharan * be enough. This shoule be enough also in the case when voltage is changing 711*bb772a59SSricharan * due to smart-reflex. 712*bb772a59SSricharan */ 713*bb772a59SSricharan #define EMIF_ZQCS_INTERVAL_NORMAL_IN_US (50*1000) 714*bb772a59SSricharan /* 715*bb772a59SSricharan * If voltage is changing due to DVFS ZQCS should be performed more 716*bb772a59SSricharan * often(every 50us) 717*bb772a59SSricharan */ 718*bb772a59SSricharan #define EMIF_ZQCS_INTERVAL_DVFS_IN_US 50 719*bb772a59SSricharan 720*bb772a59SSricharan /* The interval between ZQCL commands as a multiple of ZQCS interval */ 721*bb772a59SSricharan #define REG_ZQ_ZQCL_MULT 4 722*bb772a59SSricharan /* The interval between ZQINIT commands as a multiple of ZQCL interval */ 723*bb772a59SSricharan #define REG_ZQ_ZQINIT_MULT 3 724*bb772a59SSricharan /* Enable ZQ Calibration on exiting Self-refresh */ 725*bb772a59SSricharan #define REG_ZQ_SFEXITEN_ENABLE 1 726*bb772a59SSricharan /* 727*bb772a59SSricharan * ZQ Calibration simultaneously on both chip-selects: 728*bb772a59SSricharan * Needs one calibration resistor per CS 729*bb772a59SSricharan * None of the boards that we know of have this capability 730*bb772a59SSricharan * So disabled by default 731*bb772a59SSricharan */ 732*bb772a59SSricharan #define REG_ZQ_DUALCALEN_DISABLE 0 733*bb772a59SSricharan /* 734*bb772a59SSricharan * Enable ZQ Calibration by default on CS0. If we are asked to program 735*bb772a59SSricharan * the EMIF there will be something connected to CS0 for sure 736*bb772a59SSricharan */ 737*bb772a59SSricharan #define REG_ZQ_CS0EN_ENABLE 1 738*bb772a59SSricharan 739*bb772a59SSricharan /* EMIF_PWR_MGMT_CTRL register */ 740*bb772a59SSricharan /* Low power modes */ 741*bb772a59SSricharan #define LP_MODE_DISABLE 0 742*bb772a59SSricharan #define LP_MODE_CLOCK_STOP 1 743*bb772a59SSricharan #define LP_MODE_SELF_REFRESH 2 744*bb772a59SSricharan #define LP_MODE_PWR_DN 3 745*bb772a59SSricharan 746*bb772a59SSricharan /* REG_DPD_EN */ 747*bb772a59SSricharan #define DPD_DISABLE 0 748*bb772a59SSricharan #define DPD_ENABLE 1 749*bb772a59SSricharan 750*bb772a59SSricharan /* Maximum delay before Low Power Modes */ 751*bb772a59SSricharan #define REG_CS_TIM 0xF 752*bb772a59SSricharan #define REG_SR_TIM 0xF 753*bb772a59SSricharan #define REG_PD_TIM 0xF 754*bb772a59SSricharan 755*bb772a59SSricharan /* EMIF_PWR_MGMT_CTRL register */ 756*bb772a59SSricharan #define EMIF_PWR_MGMT_CTRL (\ 757*bb772a59SSricharan ((REG_CS_TIM << EMIF_REG_CS_TIM_SHIFT) & EMIF_REG_CS_TIM_MASK)|\ 758*bb772a59SSricharan ((REG_SR_TIM << EMIF_REG_SR_TIM_SHIFT) & EMIF_REG_SR_TIM_MASK)|\ 759*bb772a59SSricharan ((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\ 760*bb772a59SSricharan ((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\ 761*bb772a59SSricharan ((LP_MODE_DISABLE << EMIF_REG_LP_MODE_SHIFT)\ 762*bb772a59SSricharan & EMIF_REG_LP_MODE_MASK) |\ 763*bb772a59SSricharan ((DPD_DISABLE << EMIF_REG_DPD_EN_SHIFT)\ 764*bb772a59SSricharan & EMIF_REG_DPD_EN_MASK))\ 765*bb772a59SSricharan 766*bb772a59SSricharan #define EMIF_PWR_MGMT_CTRL_SHDW (\ 767*bb772a59SSricharan ((REG_CS_TIM << EMIF_REG_CS_TIM_SHDW_SHIFT)\ 768*bb772a59SSricharan & EMIF_REG_CS_TIM_SHDW_MASK) |\ 769*bb772a59SSricharan ((REG_SR_TIM << EMIF_REG_SR_TIM_SHDW_SHIFT)\ 770*bb772a59SSricharan & EMIF_REG_SR_TIM_SHDW_MASK) |\ 771*bb772a59SSricharan ((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\ 772*bb772a59SSricharan & EMIF_REG_PD_TIM_SHDW_MASK) |\ 773*bb772a59SSricharan ((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\ 774*bb772a59SSricharan & EMIF_REG_PD_TIM_SHDW_MASK)) 775*bb772a59SSricharan 776*bb772a59SSricharan /* EMIF_L3_CONFIG register value */ 777*bb772a59SSricharan #define EMIF_L3_CONFIG_VAL_SYS_10_LL_0 0x0A0000FF 778*bb772a59SSricharan #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_3_LL_0 0x0A300000 779*bb772a59SSricharan #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_5_LL_0 0x0A300000 780*bb772a59SSricharan 781*bb772a59SSricharan /* 782*bb772a59SSricharan * Value of bits 12:31 of DDR_PHY_CTRL_1 register: 783*bb772a59SSricharan * All these fields have magic values dependent on frequency and 784*bb772a59SSricharan * determined by PHY and DLL integration with EMIF. Setting the magic 785*bb772a59SSricharan * values suggested by hw team. 786*bb772a59SSricharan */ 787*bb772a59SSricharan #define EMIF_DDR_PHY_CTRL_1_BASE_VAL 0x049FF 788*bb772a59SSricharan #define EMIF_DLL_SLAVE_DLY_CTRL_400_MHZ 0x41 789*bb772a59SSricharan #define EMIF_DLL_SLAVE_DLY_CTRL_200_MHZ 0x80 790*bb772a59SSricharan #define EMIF_DLL_SLAVE_DLY_CTRL_100_MHZ_AND_LESS 0xFF 791*bb772a59SSricharan 792*bb772a59SSricharan /* 793*bb772a59SSricharan * MR1 value: 794*bb772a59SSricharan * Burst length : 8 795*bb772a59SSricharan * Burst type : sequential 796*bb772a59SSricharan * Wrap : enabled 797*bb772a59SSricharan * nWR : 3(default). EMIF does not do pre-charge. 798*bb772a59SSricharan * : So nWR is don't care 799*bb772a59SSricharan */ 800*bb772a59SSricharan #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_3 0x23 801*bb772a59SSricharan 802*bb772a59SSricharan /* MR2 */ 803*bb772a59SSricharan #define MR2_RL3_WL1 1 804*bb772a59SSricharan #define MR2_RL4_WL2 2 805*bb772a59SSricharan #define MR2_RL5_WL2 3 806*bb772a59SSricharan #define MR2_RL6_WL3 4 807*bb772a59SSricharan 808*bb772a59SSricharan /* MR10: ZQ calibration codes */ 809*bb772a59SSricharan #define MR10_ZQ_ZQCS 0x56 810*bb772a59SSricharan #define MR10_ZQ_ZQCL 0xAB 811*bb772a59SSricharan #define MR10_ZQ_ZQINIT 0xFF 812*bb772a59SSricharan #define MR10_ZQ_ZQRESET 0xC3 813*bb772a59SSricharan 814*bb772a59SSricharan /* TEMP_ALERT_CONFIG */ 815*bb772a59SSricharan #define TEMP_ALERT_POLL_INTERVAL_MS 360 /* for temp gradient - 5 C/s */ 816*bb772a59SSricharan #define TEMP_ALERT_CONFIG_DEVCT_1 0 817*bb772a59SSricharan #define TEMP_ALERT_CONFIG_DEVWDT_32 2 818*bb772a59SSricharan 819*bb772a59SSricharan /* MR16 value: refresh full array(no partial array self refresh) */ 820*bb772a59SSricharan #define MR16_REF_FULL_ARRAY 0 821*bb772a59SSricharan 822*bb772a59SSricharan /* 823*bb772a59SSricharan * Maximum number of entries we keep in our array of timing tables 824*bb772a59SSricharan * We need not keep all the speed bins supported by the device 825*bb772a59SSricharan * We need to keep timing tables for only the speed bins that we 826*bb772a59SSricharan * are interested in 827*bb772a59SSricharan */ 828*bb772a59SSricharan #define MAX_NUM_SPEEDBINS 4 829*bb772a59SSricharan 830*bb772a59SSricharan /* LPDDR2 Densities */ 831*bb772a59SSricharan #define LPDDR2_DENSITY_64Mb 0 832*bb772a59SSricharan #define LPDDR2_DENSITY_128Mb 1 833*bb772a59SSricharan #define LPDDR2_DENSITY_256Mb 2 834*bb772a59SSricharan #define LPDDR2_DENSITY_512Mb 3 835*bb772a59SSricharan #define LPDDR2_DENSITY_1Gb 4 836*bb772a59SSricharan #define LPDDR2_DENSITY_2Gb 5 837*bb772a59SSricharan #define LPDDR2_DENSITY_4Gb 6 838*bb772a59SSricharan #define LPDDR2_DENSITY_8Gb 7 839*bb772a59SSricharan #define LPDDR2_DENSITY_16Gb 8 840*bb772a59SSricharan #define LPDDR2_DENSITY_32Gb 9 841*bb772a59SSricharan 842*bb772a59SSricharan /* LPDDR2 type */ 843*bb772a59SSricharan #define LPDDR2_TYPE_S4 0 844*bb772a59SSricharan #define LPDDR2_TYPE_S2 1 845*bb772a59SSricharan #define LPDDR2_TYPE_NVM 2 846*bb772a59SSricharan 847*bb772a59SSricharan /* LPDDR2 IO width */ 848*bb772a59SSricharan #define LPDDR2_IO_WIDTH_32 0 849*bb772a59SSricharan #define LPDDR2_IO_WIDTH_16 1 850*bb772a59SSricharan #define LPDDR2_IO_WIDTH_8 2 851*bb772a59SSricharan 852*bb772a59SSricharan /* Mode register numbers */ 853*bb772a59SSricharan #define LPDDR2_MR0 0 854*bb772a59SSricharan #define LPDDR2_MR1 1 855*bb772a59SSricharan #define LPDDR2_MR2 2 856*bb772a59SSricharan #define LPDDR2_MR3 3 857*bb772a59SSricharan #define LPDDR2_MR4 4 858*bb772a59SSricharan #define LPDDR2_MR5 5 859*bb772a59SSricharan #define LPDDR2_MR6 6 860*bb772a59SSricharan #define LPDDR2_MR7 7 861*bb772a59SSricharan #define LPDDR2_MR8 8 862*bb772a59SSricharan #define LPDDR2_MR9 9 863*bb772a59SSricharan #define LPDDR2_MR10 10 864*bb772a59SSricharan #define LPDDR2_MR11 11 865*bb772a59SSricharan #define LPDDR2_MR16 16 866*bb772a59SSricharan #define LPDDR2_MR17 17 867*bb772a59SSricharan #define LPDDR2_MR18 18 868*bb772a59SSricharan 869*bb772a59SSricharan /* MR0 */ 870*bb772a59SSricharan #define LPDDR2_MR0_DAI_SHIFT 0 871*bb772a59SSricharan #define LPDDR2_MR0_DAI_MASK 1 872*bb772a59SSricharan #define LPDDR2_MR0_DI_SHIFT 1 873*bb772a59SSricharan #define LPDDR2_MR0_DI_MASK (1 << 1) 874*bb772a59SSricharan #define LPDDR2_MR0_DNVI_SHIFT 2 875*bb772a59SSricharan #define LPDDR2_MR0_DNVI_MASK (1 << 2) 876*bb772a59SSricharan 877*bb772a59SSricharan /* MR4 */ 878*bb772a59SSricharan #define MR4_SDRAM_REF_RATE_SHIFT 0 879*bb772a59SSricharan #define MR4_SDRAM_REF_RATE_MASK 7 880*bb772a59SSricharan #define MR4_TUF_SHIFT 7 881*bb772a59SSricharan #define MR4_TUF_MASK (1 << 7) 882*bb772a59SSricharan 883*bb772a59SSricharan /* MR4 SDRAM Refresh Rate field values */ 884*bb772a59SSricharan #define SDRAM_TEMP_LESS_LOW_SHUTDOWN 0x0 885*bb772a59SSricharan #define SDRAM_TEMP_LESS_4X_REFRESH_AND_TIMINGS 0x1 886*bb772a59SSricharan #define SDRAM_TEMP_LESS_2X_REFRESH_AND_TIMINGS 0x2 887*bb772a59SSricharan #define SDRAM_TEMP_NOMINAL 0x3 888*bb772a59SSricharan #define SDRAM_TEMP_RESERVED_4 0x4 889*bb772a59SSricharan #define SDRAM_TEMP_HIGH_DERATE_REFRESH 0x5 890*bb772a59SSricharan #define SDRAM_TEMP_HIGH_DERATE_REFRESH_AND_TIMINGS 0x6 891*bb772a59SSricharan #define SDRAM_TEMP_VERY_HIGH_SHUTDOWN 0x7 892*bb772a59SSricharan 893*bb772a59SSricharan #define LPDDR2_MANUFACTURER_SAMSUNG 1 894*bb772a59SSricharan #define LPDDR2_MANUFACTURER_QIMONDA 2 895*bb772a59SSricharan #define LPDDR2_MANUFACTURER_ELPIDA 3 896*bb772a59SSricharan #define LPDDR2_MANUFACTURER_ETRON 4 897*bb772a59SSricharan #define LPDDR2_MANUFACTURER_NANYA 5 898*bb772a59SSricharan #define LPDDR2_MANUFACTURER_HYNIX 6 899*bb772a59SSricharan #define LPDDR2_MANUFACTURER_MOSEL 7 900*bb772a59SSricharan #define LPDDR2_MANUFACTURER_WINBOND 8 901*bb772a59SSricharan #define LPDDR2_MANUFACTURER_ESMT 9 902*bb772a59SSricharan #define LPDDR2_MANUFACTURER_SPANSION 11 903*bb772a59SSricharan #define LPDDR2_MANUFACTURER_SST 12 904*bb772a59SSricharan #define LPDDR2_MANUFACTURER_ZMOS 13 905*bb772a59SSricharan #define LPDDR2_MANUFACTURER_INTEL 14 906*bb772a59SSricharan #define LPDDR2_MANUFACTURER_NUMONYX 254 907*bb772a59SSricharan #define LPDDR2_MANUFACTURER_MICRON 255 908*bb772a59SSricharan 909*bb772a59SSricharan /* MR8 register fields */ 910*bb772a59SSricharan #define MR8_TYPE_SHIFT 0x0 911*bb772a59SSricharan #define MR8_TYPE_MASK 0x3 912*bb772a59SSricharan #define MR8_DENSITY_SHIFT 0x2 913*bb772a59SSricharan #define MR8_DENSITY_MASK (0xF << 0x2) 914*bb772a59SSricharan #define MR8_IO_WIDTH_SHIFT 0x6 915*bb772a59SSricharan #define MR8_IO_WIDTH_MASK (0x3 << 0x6) 916*bb772a59SSricharan 917*bb772a59SSricharan struct lpddr2_addressing { 918*bb772a59SSricharan u8 num_banks; 919*bb772a59SSricharan u8 t_REFI_us_x10; 920*bb772a59SSricharan u8 row_sz[2]; /* One entry each for x32 and x16 */ 921*bb772a59SSricharan u8 col_sz[2]; /* One entry each for x32 and x16 */ 922*bb772a59SSricharan }; 923*bb772a59SSricharan 924*bb772a59SSricharan /* Structure for timings from the DDR datasheet */ 925*bb772a59SSricharan struct lpddr2_ac_timings { 926*bb772a59SSricharan u32 max_freq; 927*bb772a59SSricharan u8 RL; 928*bb772a59SSricharan u8 tRPab; 929*bb772a59SSricharan u8 tRCD; 930*bb772a59SSricharan u8 tWR; 931*bb772a59SSricharan u8 tRASmin; 932*bb772a59SSricharan u8 tRRD; 933*bb772a59SSricharan u8 tWTRx2; 934*bb772a59SSricharan u8 tXSR; 935*bb772a59SSricharan u8 tXPx2; 936*bb772a59SSricharan u8 tRFCab; 937*bb772a59SSricharan u8 tRTPx2; 938*bb772a59SSricharan u8 tCKE; 939*bb772a59SSricharan u8 tCKESR; 940*bb772a59SSricharan u8 tZQCS; 941*bb772a59SSricharan u32 tZQCL; 942*bb772a59SSricharan u32 tZQINIT; 943*bb772a59SSricharan u8 tDQSCKMAXx2; 944*bb772a59SSricharan u8 tRASmax; 945*bb772a59SSricharan u8 tFAW; 946*bb772a59SSricharan 947*bb772a59SSricharan }; 948*bb772a59SSricharan 949*bb772a59SSricharan /* 950*bb772a59SSricharan * Min tCK values for some of the parameters: 951*bb772a59SSricharan * If the calculated clock cycles for the respective parameter is 952*bb772a59SSricharan * less than the corresponding min tCK value, we need to set the min 953*bb772a59SSricharan * tCK value. This may happen at lower frequencies. 954*bb772a59SSricharan */ 955*bb772a59SSricharan struct lpddr2_min_tck { 956*bb772a59SSricharan u32 tRL; 957*bb772a59SSricharan u32 tRP_AB; 958*bb772a59SSricharan u32 tRCD; 959*bb772a59SSricharan u32 tWR; 960*bb772a59SSricharan u32 tRAS_MIN; 961*bb772a59SSricharan u32 tRRD; 962*bb772a59SSricharan u32 tWTR; 963*bb772a59SSricharan u32 tXP; 964*bb772a59SSricharan u32 tRTP; 965*bb772a59SSricharan u8 tCKE; 966*bb772a59SSricharan u32 tCKESR; 967*bb772a59SSricharan u32 tFAW; 968*bb772a59SSricharan }; 969*bb772a59SSricharan 970*bb772a59SSricharan struct lpddr2_device_details { 971*bb772a59SSricharan u8 type; 972*bb772a59SSricharan u8 density; 973*bb772a59SSricharan u8 io_width; 974*bb772a59SSricharan u8 manufacturer; 975*bb772a59SSricharan }; 976*bb772a59SSricharan 977*bb772a59SSricharan struct lpddr2_device_timings { 978*bb772a59SSricharan const struct lpddr2_ac_timings **ac_timings; 979*bb772a59SSricharan const struct lpddr2_min_tck *min_tck; 980*bb772a59SSricharan }; 981*bb772a59SSricharan 982*bb772a59SSricharan /* Details of the devices connected to each chip-select of an EMIF instance */ 983*bb772a59SSricharan struct emif_device_details { 984*bb772a59SSricharan const struct lpddr2_device_details *cs0_device_details; 985*bb772a59SSricharan const struct lpddr2_device_details *cs1_device_details; 986*bb772a59SSricharan const struct lpddr2_device_timings *cs0_device_timings; 987*bb772a59SSricharan const struct lpddr2_device_timings *cs1_device_timings; 988*bb772a59SSricharan }; 989*bb772a59SSricharan 990*bb772a59SSricharan /* 991*bb772a59SSricharan * Structure containing shadow of important registers in EMIF 992*bb772a59SSricharan * The calculation function fills in this structure to be later used for 993*bb772a59SSricharan * initialization and DVFS 994*bb772a59SSricharan */ 995*bb772a59SSricharan struct emif_regs { 996*bb772a59SSricharan u32 freq; 997*bb772a59SSricharan u32 sdram_config_init; 998*bb772a59SSricharan u32 sdram_config; 999*bb772a59SSricharan u32 ref_ctrl; 1000*bb772a59SSricharan u32 sdram_tim1; 1001*bb772a59SSricharan u32 sdram_tim2; 1002*bb772a59SSricharan u32 sdram_tim3; 1003*bb772a59SSricharan u32 read_idle_ctrl; 1004*bb772a59SSricharan u32 zq_config; 1005*bb772a59SSricharan u32 temp_alert_config; 1006*bb772a59SSricharan u32 emif_ddr_phy_ctlr_1_init; 1007*bb772a59SSricharan u32 emif_ddr_phy_ctlr_1; 1008*bb772a59SSricharan }; 1009*bb772a59SSricharan 1010*bb772a59SSricharan /* assert macros */ 1011*bb772a59SSricharan #if defined(DEBUG) 1012*bb772a59SSricharan #define emif_assert(c) ({ if (!(c)) for (;;); }) 1013*bb772a59SSricharan #else 1014*bb772a59SSricharan #define emif_assert(c) ({ if (0) hang(); }) 1015*bb772a59SSricharan #endif 1016*bb772a59SSricharan 1017*bb772a59SSricharan #ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS 1018*bb772a59SSricharan void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs); 1019*bb772a59SSricharan void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs); 1020*bb772a59SSricharan #else 1021*bb772a59SSricharan struct lpddr2_device_details *emif_get_device_details(u32 emif_nr, u8 cs, 1022*bb772a59SSricharan struct lpddr2_device_details *lpddr2_dev_details); 1023*bb772a59SSricharan void emif_get_device_timings(u32 emif_nr, 1024*bb772a59SSricharan const struct lpddr2_device_timings **cs0_device_timings, 1025*bb772a59SSricharan const struct lpddr2_device_timings **cs1_device_timings); 1026*bb772a59SSricharan #endif 1027*bb772a59SSricharan 1028*bb772a59SSricharan #ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS 1029*bb772a59SSricharan extern u32 *const T_num; 1030*bb772a59SSricharan extern u32 *const T_den; 1031*bb772a59SSricharan extern u32 *const emif_sizes; 1032*bb772a59SSricharan #endif 1033*bb772a59SSricharan 1034*bb772a59SSricharan 1035*bb772a59SSricharan #endif 1036