xref: /openbmc/u-boot/arch/arm/include/asm/arch-tegra/tegra.h (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2150c2493STom Warren /*
37aaa5a60STom Warren  * (C) Copyright 2010-2015
4150c2493STom Warren  * NVIDIA Corporation <www.nvidia.com>
5150c2493STom Warren  */
6150c2493STom Warren 
7150c2493STom Warren #ifndef _TEGRA_H_
8150c2493STom Warren #define _TEGRA_H_
9150c2493STom Warren 
10150c2493STom Warren #define NV_PA_ARM_PERIPHBASE	0x50040000
11150c2493STom Warren #define NV_PA_PG_UP_BASE	0x60000000
12150c2493STom Warren #define NV_PA_TMRUS_BASE	0x60005010
13150c2493STom Warren #define NV_PA_CLK_RST_BASE	0x60006000
14150c2493STom Warren #define NV_PA_FLOW_BASE		0x60007000
15150c2493STom Warren #define NV_PA_GPIO_BASE		0x6000D000
16150c2493STom Warren #define NV_PA_EVP_BASE		0x6000F000
17150c2493STom Warren #define NV_PA_APB_MISC_BASE	0x70000000
18150c2493STom Warren #define NV_PA_APB_MISC_GP_BASE	(NV_PA_APB_MISC_BASE + 0x0800)
19150c2493STom Warren #define NV_PA_APB_UARTA_BASE	(NV_PA_APB_MISC_BASE + 0x6000)
20150c2493STom Warren #define NV_PA_APB_UARTB_BASE	(NV_PA_APB_MISC_BASE + 0x6040)
21150c2493STom Warren #define NV_PA_APB_UARTC_BASE	(NV_PA_APB_MISC_BASE + 0x6200)
22150c2493STom Warren #define NV_PA_APB_UARTD_BASE	(NV_PA_APB_MISC_BASE + 0x6300)
23150c2493STom Warren #define NV_PA_APB_UARTE_BASE	(NV_PA_APB_MISC_BASE + 0x6400)
24150c2493STom Warren #define NV_PA_NAND_BASE		(NV_PA_APB_MISC_BASE + 0x8000)
25150c2493STom Warren #define NV_PA_SPI_BASE		(NV_PA_APB_MISC_BASE + 0xC380)
2691673e2aSAllen Martin #define NV_PA_SLINK1_BASE	(NV_PA_APB_MISC_BASE + 0xD400)
2791673e2aSAllen Martin #define NV_PA_SLINK2_BASE	(NV_PA_APB_MISC_BASE + 0xD600)
2891673e2aSAllen Martin #define NV_PA_SLINK3_BASE	(NV_PA_APB_MISC_BASE + 0xD800)
2991673e2aSAllen Martin #define NV_PA_SLINK4_BASE	(NV_PA_APB_MISC_BASE + 0xDA00)
3091673e2aSAllen Martin #define NV_PA_SLINK5_BASE	(NV_PA_APB_MISC_BASE + 0xDC00)
3191673e2aSAllen Martin #define NV_PA_SLINK6_BASE	(NV_PA_APB_MISC_BASE + 0xDE00)
32150c2493STom Warren #define TEGRA_DVC_BASE		(NV_PA_APB_MISC_BASE + 0xD000)
33150c2493STom Warren #define NV_PA_PMC_BASE		(NV_PA_APB_MISC_BASE + 0xE400)
34150c2493STom Warren #define NV_PA_EMC_BASE		(NV_PA_APB_MISC_BASE + 0xF400)
35150c2493STom Warren #define NV_PA_FUSE_BASE		(NV_PA_APB_MISC_BASE + 0xF800)
3687fb553bSStephen Warren #if defined(CONFIG_TEGRA20) || defined(CONFIG_TEGRA30) || \
3787fb553bSStephen Warren 	defined(CONFIG_TEGRA114)
38150c2493STom Warren #define NV_PA_CSITE_BASE	0x70040000
3987fb553bSStephen Warren #else
4087fb553bSStephen Warren #define NV_PA_CSITE_BASE	0x70800000
4187fb553bSStephen Warren #endif
42150c2493STom Warren #define TEGRA_USB_ADDR_MASK	0xFFFFC000
43150c2493STom Warren 
44150c2493STom Warren #define NV_PA_SDRC_CS0		NV_PA_SDRAM_BASE
45150c2493STom Warren #define LOW_LEVEL_SRAM_STACK	0x4000FFFC
46150c2493STom Warren #define EARLY_AVP_STACK		(NV_PA_SDRAM_BASE + 0x20000)
47150c2493STom Warren #define EARLY_CPU_STACK		(EARLY_AVP_STACK - 4096)
48150c2493STom Warren #define PG_UP_TAG_AVP		0xAAAAAAAA
49150c2493STom Warren 
50150c2493STom Warren #ifndef __ASSEMBLY__
51150c2493STom Warren struct timerus {
52150c2493STom Warren 	unsigned int cntr_1us;
53150c2493STom Warren };
54150c2493STom Warren 
55150c2493STom Warren /* Address at which WB code runs, it must not overlap Bootrom's IRAM usage */
56150c2493STom Warren #define NV_WB_RUN_ADDRESS	0x40020000
57150c2493STom Warren 
58a1f34ed8SMarcel Ziswiler #define NVBOOTTYPE_RECOVERY	2	/* BR entered RCM */
59a1f34ed8SMarcel Ziswiler #define NVBOOTINFOTABLE_BOOTTYPE 0xC	/* Boot type in BIT in IRAM */
60150c2493STom Warren #define NVBOOTINFOTABLE_BCTSIZE	0x38	/* BCT size in BIT in IRAM */
61150c2493STom Warren #define NVBOOTINFOTABLE_BCTPTR	0x3C	/* BCT pointer in BIT in IRAM */
62150c2493STom Warren 
63150c2493STom Warren /* These are the available SKUs (product types) for Tegra */
64150c2493STom Warren enum {
6520583d04SStephen Warren 	SKU_ID_T20_7		= 0x7,
66150c2493STom Warren 	SKU_ID_T20		= 0x8,
67150c2493STom Warren 	SKU_ID_T25SE		= 0x14,
68150c2493STom Warren 	SKU_ID_AP25		= 0x17,
69150c2493STom Warren 	SKU_ID_T25		= 0x18,
70150c2493STom Warren 	SKU_ID_AP25E		= 0x1b,
71150c2493STom Warren 	SKU_ID_T25E		= 0x1c,
72eb222d1dSStephen Warren 	SKU_ID_T33		= 0x80,
73dc89ad14STom Warren 	SKU_ID_T30		= 0x81, /* Cardhu value */
743346cbb8SAlban Bedel 	SKU_ID_TM30MQS_P_A3	= 0xb1,
752fc65e28STom Warren 	SKU_ID_T114_ENG		= 0x00, /* Dalmore value, unfused */
76840167c2SStephen Warren 	SKU_ID_T114_1		= 0x01,
77999c6bafSTom Warren 	SKU_ID_T124_ENG		= 0x00, /* Venice2 value, unfused */
787aaa5a60STom Warren 	SKU_ID_T210_ENG		= 0x00, /* unfused value TBD */
79150c2493STom Warren };
80150c2493STom Warren 
81dc89ad14STom Warren /*
82dc89ad14STom Warren  * These are used to distinguish SOC types for setting up clocks. Mostly
83dc89ad14STom Warren  * we can tell the clocking required by looking at the SOC sku_id, but
84dc89ad14STom Warren  * for T30 it is a user option as to whether to run PLLP in fast or slow
85dc89ad14STom Warren  * mode, so we have two options there.
86dc89ad14STom Warren  */
87150c2493STom Warren enum {
88150c2493STom Warren 	TEGRA_SOC_T20,
89150c2493STom Warren 	TEGRA_SOC_T25,
90dc89ad14STom Warren 	TEGRA_SOC_T30,
912fc65e28STom Warren 	TEGRA_SOC_T114,
92999c6bafSTom Warren 	TEGRA_SOC_T124,
937aaa5a60STom Warren 	TEGRA_SOC_T210,
94150c2493STom Warren 
95dc89ad14STom Warren 	TEGRA_SOC_CNT,
96150c2493STom Warren 	TEGRA_SOC_UNKNOWN	= -1,
97150c2493STom Warren };
98150c2493STom Warren 
9966de3eeeSSimon Glass /* Tegra system controller (SYSCON) devices */
10066de3eeeSSimon Glass enum {
10166de3eeeSSimon Glass 	TEGRA_SYSCON_PMC,
10266de3eeeSSimon Glass };
10366de3eeeSSimon Glass 
104150c2493STom Warren #else  /* __ASSEMBLY__ */
105150c2493STom Warren #define PRM_RSTCTRL		NV_PA_PMC_BASE
106150c2493STom Warren #endif
107150c2493STom Warren 
108150c2493STom Warren #endif	/* TEGRA_H */
109